dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.18 100.00 90.91 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.18 100.00 90.91 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.87 95.65 86.36 83.33 95.24 93.75


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.87 95.65 86.36 83.33 95.24 93.75


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.78 95.65 86.36 83.33 95.24 93.33


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.78 95.65 86.36 83.33 95.24 93.33


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.87 95.65 86.36 83.33 95.24 93.75


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.87 95.65 86.36 83.33 95.24 93.75


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.78 95.65 86.36 83.33 95.24 93.33


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.78 95.65 86.36 83.33 95.24 93.33


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.87 95.65 86.36 83.33 95.24 93.75


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.87 95.65 86.36 83.33 95.24 93.75


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00

59 end else begin : gen_trigger_active_high 60 1/1 assign trigger_active = (trigger_i == 1'b1); Tests: T4 T5 T6  61 end 62 63 // In case of edge events, we also need to detect the transition. 64 logic trigger_event; 65 if (EventType inside {EdgeToLow, EdgeToHigh}) begin : gen_trigger_event_edge 66 // This flop is always active, no matter the enable state. 67 logic trigger_active_q; 68 always_ff @(posedge clk_i or negedge rst_ni) begin : p_trigger_reg 69 1/1 if (!rst_ni) begin Tests: T4 T5 T6  70 1/1 trigger_active_q <= 1'b0; Tests: T4 T5 T6  71 end else begin 72 1/1 trigger_active_q <= trigger_active; Tests: T4 T5 T6  73 end 74 end 75 76 1/1 assign trigger_event = trigger_active & ~trigger_active_q; Tests: T4 T5 T6  77 // In case of level events, the event is equal to the level being active. 78 end else begin : gen_trigger_event_level 79 assign trigger_event = trigger_active; 80 end 81 82 ///////////////// 83 // Timer Logic // 84 ///////////////// 85 86 // Take the maximum width of both timer values. 87 localparam int unsigned TimerWidth = 88 (DetectTimerWidth > DebounceTimerWidth) ? DetectTimerWidth : DebounceTimerWidth; 89 90 logic cnt_en, cnt_clr; 91 logic [TimerWidth-1:0] cnt_d, cnt_q; 92 1/1 assign cnt_d = (cnt_clr) ? '0 : Tests: T2 T13 T52  93 (cnt_en) ? cnt_q + 1'b1 : 94 cnt_q; 95 96 97 logic cnt_done, thresh_sel; 98 logic [TimerWidth-1:0] thresh; 99 1/1 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : Tests: T1 T15 T2  100 TimerWidth'(cfg_debounce_timer_i); 101 1/1 assign cnt_done = (cnt_q >= thresh); Tests: T1 T15 T2  102 103 always_ff @(posedge clk_i or negedge rst_ni) begin : p_cnt_reg 104 1/1 if (!rst_ni) begin Tests: T4 T5 T6  105 1/1 cnt_q <= '0; Tests: T4 T5 T6  106 end else begin 107 1/1 cnt_q <= cnt_d; Tests: T4 T5 T6  108 end 109 end 110 111 ///////// 112 // FSM // 113 ///////// 114 115 typedef enum logic [1:0] { 116 IdleSt, 117 DebounceSt, 118 DetectSt, 119 StableSt 120 } state_t; 121 122 state_t state_d, state_q; 123 124 always_comb begin : p_fsm 125 1/1 state_d = state_q; Tests: T4 T5 T6  126 127 // Counter controls (clear has priority). 128 1/1 cnt_clr = 1'b0; Tests: T4 T5 T6  129 1/1 cnt_en = 1'b0; Tests: T4 T5 T6  130 131 // Detected outputs 132 1/1 event_detected_o = 1'b0; Tests: T4 T5 T6  133 1/1 event_detected_pulse_o = 1'b0; Tests: T4 T5 T6  134 135 // Threshold select 136 // 0: debounce 137 // 1: detect 138 1/1 thresh_sel = 1'b0; Tests: T4 T5 T6  139 140 1/1 unique case (state_q) Tests: T4 T5 T6  141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 1/1 if (trigger_event && cfg_enable_i) begin Tests: T4 T5 T6  148 1/1 state_d = DebounceSt; Tests: T2 T13 T52  149 1/1 cnt_en = 1'b1; Tests: T2 T13 T52  150 end MISSING_ELSE 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 1/1 cnt_en = 1'b1; Tests: T2 T13 T52  161 // Unconditionally go back to idle if the detector is disabled. 162 1/1 if (!cfg_enable_i) begin Tests: T2 T13 T52  163 1/1 state_d = IdleSt; Tests: T34 T36  164 1/1 cnt_clr = 1'b1; Tests: T34 T36  165 1/1 end else if (cnt_done) begin Tests: T2 T13 T52  166 1/1 cnt_clr = 1'b1; Tests: T2 T13 T52  167 1/1 if (trigger_active) begin Tests: T2 T13 T52  168 1/1 state_d = DetectSt; Tests: T2 T13 T52  169 end else begin 170 1/1 state_d = IdleSt; Tests: T168 T110 T111  171 end 172 end MISSING_ELSE 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 1/1 thresh_sel = 1'b1; Tests: T2 T13 T52  182 1/1 cnt_en = 1'b1; Tests: T2 T13 T52  183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 1/1 if (!cfg_enable_i || !trigger_active) begin Tests: T2 T13 T52  186 1/1 state_d = IdleSt; Tests: T52 T114  187 1/1 cnt_clr = 1'b1; Tests: T52 T114  188 // If the trigger is active, count up. 189 end else begin 190 1/1 if (cnt_done) begin Tests: T2 T13 T52  191 1/1 state_d = StableSt; Tests: T2 T13 T52  192 1/1 cnt_clr = 1'b1; Tests: T2 T13 T52  193 1/1 event_detected_o = 1'b1; Tests: T2 T13 T52  194 1/1 event_detected_pulse_o = 1'b1; Tests: T2 T13 T52  195 end ==> MISSING_ELSE 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 1/1 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin Tests: T2 T13 T52  206 1/1 state_d = IdleSt; Tests: T2 T13 T52  207 // Otherwise keep the event detected output signal high. 208 end else begin 209 1/1 event_detected_o = 1'b1; Tests: T2 T13 T52  210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; Exclude Annotation: VC_COV_UNR 215 endcase // state_q 216 end 217 218 always_ff @(posedge clk_i or negedge rst_ni) begin : p_fsm_reg 219 1/1 if (!rst_ni) begin Tests: T4 T5 T6  220 1/1 state_q <= IdleSt; Tests: T4 T5 T6  221 end else begin 222 1/1 state_q <= state_d; Tests: T4 T5 T6 

Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions222090.91
Logical222090.91
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT4,T5,T6

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT4,T5,T6
11CoveredT4,T5,T6

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT2,T13,T52

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT2,T13,T52

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT2,T13,T52

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT2,T13,T52
10CoveredT4,T5,T6
11CoveredT2,T13,T52

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT2,T13,T52
01CoveredT52,T114
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT2,T13,T52
01CoveredT2,T13,T52
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT2,T13,T52
1-CoveredT2,T13,T52

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T2,T13,T52
DetectSt 168 Covered T2,T13,T52
IdleSt 163 Covered T4,T5,T6
StableSt 191 Covered T2,T13,T52


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T2,T13,T52
DebounceSt->IdleSt 163 Covered T34,T36,T168
DetectSt->IdleSt 186 Covered T52,T114
DetectSt->StableSt 191 Covered T2,T13,T52
IdleSt->DebounceSt 148 Covered T2,T13,T52
StableSt->IdleSt 206 Covered T2,T13,T52



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 21 21 100.00
TERNARY 92 3 3 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 10 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00


92 assign cnt_d = (cnt_clr) ? '0 : -1- ==> 93 (cnt_en) ? cnt_q + 1'b1 : -2- ==> ==>

Branches:
-1--2-StatusTests
1 - Covered T2,T13,T52
0 1 Covered T2,T13,T52
0 0 Covered T4,T5,T6


99 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T2,T13,T52
0 Covered T4,T5,T6


104 if (!rst_ni) begin -1- 105 cnt_q <= '0; ==> 106 end else begin 107 cnt_q <= cnt_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


140 unique case (state_q) -1- 141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 if (trigger_event && cfg_enable_i) begin -2- 148 state_d = DebounceSt; ==> 149 cnt_en = 1'b1; 150 end MISSING_ELSE ==> 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 cnt_en = 1'b1; 161 // Unconditionally go back to idle if the detector is disabled. 162 if (!cfg_enable_i) begin -3- 163 state_d = IdleSt; ==> 164 cnt_clr = 1'b1; 165 end else if (cnt_done) begin -4- 166 cnt_clr = 1'b1; 167 if (trigger_active) begin -5- 168 state_d = DetectSt; ==> 169 end else begin 170 state_d = IdleSt; ==> 171 end 172 end MISSING_ELSE ==> 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 thresh_sel = 1'b1; 182 cnt_en = 1'b1; 183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 if (!cfg_enable_i || !trigger_active) begin -6- 186 state_d = IdleSt; ==> 187 cnt_clr = 1'b1; 188 // If the trigger is active, count up. 189 end else begin 190 if (cnt_done) begin -7- 191 state_d = StableSt; ==> 192 cnt_clr = 1'b1; 193 event_detected_o = 1'b1; 194 event_detected_pulse_o = 1'b1; 195 end MISSING_ELSE ==> (Excluded) Exclude Annotation: VC_COV_UNR 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin -8- 206 state_d = IdleSt; ==> 207 // Otherwise keep the event detected output signal high. 208 end else begin 209 event_detected_o = 1'b1; ==> 210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; ==> (Excluded) Exclude Annotation: VC_COV_UNR

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T2,T13,T52
IdleSt 0 - - - - - - Covered T4,T5,T6
DebounceSt - 1 - - - - - Covered T34,T36
DebounceSt - 0 1 1 - - - Covered T2,T13,T52
DebounceSt - 0 1 0 - - - Covered T168,T110,T111
DebounceSt - 0 0 - - - - Covered T2,T13,T52
DetectSt - - - - 1 - - Covered T52,T114
DetectSt - - - - 0 1 - Covered T2,T13,T52
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T2,T13,T52
StableSt - - - - - - 0 Covered T2,T13,T52
default - - - - - - - Excluded VC_COV_UNR


219 if (!rst_ni) begin -1- 220 state_q <= IdleSt; ==> 221 end else begin 222 state_q <= state_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


69 if (!rst_ni) begin -1- 70 trigger_active_q <= 1'b0; ==> 71 end else begin 72 trigger_active_q <= trigger_active; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 15 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 15 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 8302401 101 0 0
CntIncr_A 8302401 166880 0 0
CntNoWrap_A 8302401 7838005 0 0
DetectStDropOut_A 8302401 2 0 0
DetectedOut_A 8302401 149028 0 0
DetectedPulseOut_A 8302401 46 0 0
DisabledIdleSt_A 8302401 7444950 0 0
DisabledNoDetection_A 8302401 7446812 0 0
EnterDebounceSt_A 8302401 53 0 0
EnterDetectSt_A 8302401 48 0 0
EnterStableSt_A 8302401 46 0 0
PulseIsPulse_A 8302401 46 0 0
StayInStableSt 8302401 148963 0 0
gen_high_level_sva.HighLevelEvent_A 8302401 7840005 0 0
gen_not_sticky_sva.StableStDropOut_A 8302401 27 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 101 0 0
T2 655 4 0 0
T3 478 0 0 0
T7 711 0 0 0
T13 0 2 0 0
T17 475 0 0 0
T18 522 0 0 0
T19 2161 0 0 0
T20 402 0 0 0
T29 489 0 0 0
T31 524 0 0 0
T34 0 1 0 0
T36 0 1 0 0
T50 0 2 0 0
T51 0 4 0 0
T52 0 4 0 0
T53 0 4 0 0
T68 407 0 0 0
T116 0 4 0 0
T140 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 166880 0 0
T2 655 40 0 0
T3 478 0 0 0
T7 711 0 0 0
T13 0 13 0 0
T17 475 0 0 0
T18 522 0 0 0
T19 2161 0 0 0
T20 402 0 0 0
T29 489 0 0 0
T31 524 0 0 0
T34 0 14 0 0
T36 0 21 0 0
T50 0 16 0 0
T51 0 60 0 0
T52 0 82 0 0
T53 0 168 0 0
T68 407 0 0 0
T116 0 150 0 0
T140 0 54 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 7838005 0 0
T1 509 108 0 0
T2 655 250 0 0
T4 497 96 0 0
T5 415 14 0 0
T6 423 22 0 0
T14 424 23 0 0
T15 443 42 0 0
T16 501 100 0 0
T17 475 74 0 0
T23 756 4 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 2 0 0
T21 1631 0 0 0
T28 848 0 0 0
T33 647 0 0 0
T52 786 1 0 0
T61 503 0 0 0
T62 485 0 0 0
T87 1425 0 0 0
T93 522 0 0 0
T114 0 1 0 0
T161 945 0 0 0
T220 526 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 149028 0 0
T2 655 144 0 0
T3 478 0 0 0
T7 711 0 0 0
T13 0 40 0 0
T17 475 0 0 0
T18 522 0 0 0
T19 2161 0 0 0
T20 402 0 0 0
T29 489 0 0 0
T31 524 0 0 0
T50 0 63 0 0
T51 0 86 0 0
T52 0 51 0 0
T53 0 96 0 0
T56 0 314 0 0
T68 407 0 0 0
T116 0 85 0 0
T140 0 40 0 0
T176 0 38 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 46 0 0
T2 655 2 0 0
T3 478 0 0 0
T7 711 0 0 0
T13 0 1 0 0
T17 475 0 0 0
T18 522 0 0 0
T19 2161 0 0 0
T20 402 0 0 0
T29 489 0 0 0
T31 524 0 0 0
T50 0 1 0 0
T51 0 2 0 0
T52 0 1 0 0
T53 0 2 0 0
T56 0 2 0 0
T68 407 0 0 0
T116 0 2 0 0
T140 0 1 0 0
T176 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 7444950 0 0
T1 509 108 0 0
T2 655 4 0 0
T4 497 96 0 0
T5 415 14 0 0
T6 423 22 0 0
T14 424 23 0 0
T15 443 42 0 0
T16 501 100 0 0
T17 475 74 0 0
T23 756 4 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 7446812 0 0
T1 509 109 0 0
T2 655 4 0 0
T4 497 97 0 0
T5 415 15 0 0
T6 423 23 0 0
T14 424 24 0 0
T15 443 43 0 0
T16 501 101 0 0
T17 475 75 0 0
T23 756 8 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 53 0 0
T2 655 2 0 0
T3 478 0 0 0
T7 711 0 0 0
T13 0 1 0 0
T17 475 0 0 0
T18 522 0 0 0
T19 2161 0 0 0
T20 402 0 0 0
T29 489 0 0 0
T31 524 0 0 0
T34 0 1 0 0
T36 0 1 0 0
T50 0 1 0 0
T51 0 2 0 0
T52 0 2 0 0
T53 0 2 0 0
T68 407 0 0 0
T116 0 2 0 0
T140 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 48 0 0
T2 655 2 0 0
T3 478 0 0 0
T7 711 0 0 0
T13 0 1 0 0
T17 475 0 0 0
T18 522 0 0 0
T19 2161 0 0 0
T20 402 0 0 0
T29 489 0 0 0
T31 524 0 0 0
T50 0 1 0 0
T51 0 2 0 0
T52 0 2 0 0
T53 0 2 0 0
T56 0 2 0 0
T68 407 0 0 0
T116 0 2 0 0
T140 0 1 0 0
T176 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 46 0 0
T2 655 2 0 0
T3 478 0 0 0
T7 711 0 0 0
T13 0 1 0 0
T17 475 0 0 0
T18 522 0 0 0
T19 2161 0 0 0
T20 402 0 0 0
T29 489 0 0 0
T31 524 0 0 0
T50 0 1 0 0
T51 0 2 0 0
T52 0 1 0 0
T53 0 2 0 0
T56 0 2 0 0
T68 407 0 0 0
T116 0 2 0 0
T140 0 1 0 0
T176 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 46 0 0
T2 655 2 0 0
T3 478 0 0 0
T7 711 0 0 0
T13 0 1 0 0
T17 475 0 0 0
T18 522 0 0 0
T19 2161 0 0 0
T20 402 0 0 0
T29 489 0 0 0
T31 524 0 0 0
T50 0 1 0 0
T51 0 2 0 0
T52 0 1 0 0
T53 0 2 0 0
T56 0 2 0 0
T68 407 0 0 0
T116 0 2 0 0
T140 0 1 0 0
T176 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 148963 0 0
T2 655 141 0 0
T3 478 0 0 0
T7 711 0 0 0
T13 0 39 0 0
T17 475 0 0 0
T18 522 0 0 0
T19 2161 0 0 0
T20 402 0 0 0
T29 489 0 0 0
T31 524 0 0 0
T50 0 62 0 0
T51 0 83 0 0
T52 0 50 0 0
T53 0 94 0 0
T56 0 312 0 0
T68 407 0 0 0
T116 0 82 0 0
T140 0 38 0 0
T176 0 36 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 7840005 0 0
T1 509 109 0 0
T2 655 255 0 0
T4 497 97 0 0
T5 415 15 0 0
T6 423 23 0 0
T14 424 24 0 0
T15 443 43 0 0
T16 501 101 0 0
T17 475 75 0 0
T23 756 8 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 27 0 0
T2 655 1 0 0
T3 478 0 0 0
T7 711 0 0 0
T13 0 1 0 0
T17 475 0 0 0
T18 522 0 0 0
T19 2161 0 0 0
T20 402 0 0 0
T29 489 0 0 0
T31 524 0 0 0
T50 0 1 0 0
T51 0 1 0 0
T52 0 1 0 0
T53 0 2 0 0
T56 0 2 0 0
T68 407 0 0 0
T116 0 1 0 0
T203 0 1 0 0
T216 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL464495.65
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323093.75
ALWAYS21933100.00

57 if (EventType inside {LowLevel, EdgeToLow}) begin : gen_trigger_active_low 58 1/1 assign trigger_active = (trigger_i == 1'b0); Tests: T4 T5 T6  59 end else begin : gen_trigger_active_high 60 assign trigger_active = (trigger_i == 1'b1); 61 end 62 63 // In case of edge events, we also need to detect the transition. 64 logic trigger_event; 65 if (EventType inside {EdgeToLow, EdgeToHigh}) begin : gen_trigger_event_edge 66 // This flop is always active, no matter the enable state. 67 logic trigger_active_q; 68 always_ff @(posedge clk_i or negedge rst_ni) begin : p_trigger_reg 69 1/1 if (!rst_ni) begin Tests: T4 T5 T6  70 1/1 trigger_active_q <= 1'b0; Tests: T4 T5 T6  71 end else begin 72 1/1 trigger_active_q <= trigger_active; Tests: T4 T5 T6  73 end 74 end 75 76 1/1 assign trigger_event = trigger_active & ~trigger_active_q; Tests: T4 T5 T6  77 // In case of level events, the event is equal to the level being active. 78 end else begin : gen_trigger_event_level 79 assign trigger_event = trigger_active; 80 end 81 82 ///////////////// 83 // Timer Logic // 84 ///////////////// 85 86 // Take the maximum width of both timer values. 87 localparam int unsigned TimerWidth = 88 (DetectTimerWidth > DebounceTimerWidth) ? DetectTimerWidth : DebounceTimerWidth; 89 90 logic cnt_en, cnt_clr; 91 logic [TimerWidth-1:0] cnt_d, cnt_q; 92 1/1 assign cnt_d = (cnt_clr) ? '0 : Tests: T2 T7 T13  93 (cnt_en) ? cnt_q + 1'b1 : 94 cnt_q; 95 96 97 logic cnt_done, thresh_sel; 98 logic [TimerWidth-1:0] thresh; 99 1/1 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : Tests: T1 T15 T2  100 TimerWidth'(cfg_debounce_timer_i); 101 1/1 assign cnt_done = (cnt_q >= thresh); Tests: T1 T15 T2  102 103 always_ff @(posedge clk_i or negedge rst_ni) begin : p_cnt_reg 104 1/1 if (!rst_ni) begin Tests: T4 T5 T6  105 1/1 cnt_q <= '0; Tests: T4 T5 T6  106 end else begin 107 1/1 cnt_q <= cnt_d; Tests: T4 T5 T6  108 end 109 end 110 111 ///////// 112 // FSM // 113 ///////// 114 115 typedef enum logic [1:0] { 116 IdleSt, 117 DebounceSt, 118 DetectSt, 119 StableSt 120 } state_t; 121 122 state_t state_d, state_q; 123 124 always_comb begin : p_fsm 125 1/1 state_d = state_q; Tests: T4 T5 T6  126 127 // Counter controls (clear has priority). 128 1/1 cnt_clr = 1'b0; Tests: T4 T5 T6  129 1/1 cnt_en = 1'b0; Tests: T4 T5 T6  130 131 // Detected outputs 132 1/1 event_detected_o = 1'b0; Tests: T4 T5 T6  133 1/1 event_detected_pulse_o = 1'b0; Tests: T4 T5 T6  134 135 // Threshold select 136 // 0: debounce 137 // 1: detect 138 1/1 thresh_sel = 1'b0; Tests: T4 T5 T6  139 140 1/1 unique case (state_q) Tests: T4 T5 T6  141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 1/1 if (trigger_event && cfg_enable_i) begin Tests: T4 T5 T6  148 1/1 state_d = DebounceSt; Tests: T2 T7 T13  149 1/1 cnt_en = 1'b1; Tests: T2 T7 T13  150 end MISSING_ELSE 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 1/1 cnt_en = 1'b1; Tests: T2 T7 T13  161 // Unconditionally go back to idle if the detector is disabled. 162 1/1 if (!cfg_enable_i) begin Tests: T2 T7 T13  163 1/1 state_d = IdleSt; Tests: T34 T36  164 1/1 cnt_clr = 1'b1; Tests: T34 T36  165 1/1 end else if (cnt_done) begin Tests: T2 T7 T13  166 1/1 cnt_clr = 1'b1; Tests: T2 T7 T13  167 1/1 if (trigger_active) begin Tests: T2 T7 T13  168 1/1 state_d = DetectSt; Tests: T2 T7 T13  169 end else begin 170 1/1 state_d = IdleSt; Tests: T116  171 end 172 end MISSING_ELSE 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 1/1 thresh_sel = 1'b1; Tests: T2 T7 T13  182 1/1 cnt_en = 1'b1; Tests: T2 T7 T13  183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 1/1 if (!cfg_enable_i || !trigger_active) begin Tests: T2 T7 T13  186 0/1 ==> state_d = IdleSt; 187 0/1 ==> cnt_clr = 1'b1; 188 // If the trigger is active, count up. 189 end else begin 190 1/1 if (cnt_done) begin Tests: T2 T7 T13  191 1/1 state_d = StableSt; Tests: T2 T7 T13  192 1/1 cnt_clr = 1'b1; Tests: T2 T7 T13  193 1/1 event_detected_o = 1'b1; Tests: T2 T7 T13  194 1/1 event_detected_pulse_o = 1'b1; Tests: T2 T7 T13  195 end ==> MISSING_ELSE 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 1/1 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin Tests: T2 T7 T13  206 1/1 state_d = IdleSt; Tests: T2 T7 T52  207 // Otherwise keep the event detected output signal high. 208 end else begin 209 1/1 event_detected_o = 1'b1; Tests: T2 T7 T13  210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; Exclude Annotation: VC_COV_UNR 215 endcase // state_q 216 end 217 218 always_ff @(posedge clk_i or negedge rst_ni) begin : p_fsm_reg 219 1/1 if (!rst_ni) begin Tests: T4 T5 T6  220 1/1 state_q <= IdleSt; Tests: T4 T5 T6  221 end else begin 222 1/1 state_q <= state_d; Tests: T4 T5 T6 

Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions221986.36
Logical221986.36
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT4,T5,T6

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT4,T5,T6
11CoveredT4,T5,T6

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT2,T7,T13

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT2,T7,T13

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT2,T7,T13

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT2,T7,T8
10CoveredT4,T5,T6
11CoveredT2,T7,T13

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT2,T7,T13
01Not Covered
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT2,T7,T13
01CoveredT2,T7,T52
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT2,T7,T13
1-CoveredT2,T7,T52

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 5 83.33
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T2,T7,T13
DetectSt 168 Covered T2,T7,T13
IdleSt 163 Covered T4,T5,T6
StableSt 191 Covered T2,T7,T13


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T2,T7,T13
DebounceSt->IdleSt 163 Covered T34,T36,T116
DetectSt->IdleSt 186 Not Covered
DetectSt->StableSt 191 Covered T2,T7,T13
IdleSt->DebounceSt 148 Covered T2,T7,T13
StableSt->IdleSt 206 Covered T2,T7,T52



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 21 20 95.24
TERNARY 92 3 3 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00


92 assign cnt_d = (cnt_clr) ? '0 : -1- ==> 93 (cnt_en) ? cnt_q + 1'b1 : -2- ==> ==>

Branches:
-1--2-StatusTests
1 - Covered T2,T7,T13
0 1 Covered T2,T7,T13
0 0 Covered T4,T5,T6


99 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T2,T7,T13
0 Covered T4,T5,T6


104 if (!rst_ni) begin -1- 105 cnt_q <= '0; ==> 106 end else begin 107 cnt_q <= cnt_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


140 unique case (state_q) -1- 141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 if (trigger_event && cfg_enable_i) begin -2- 148 state_d = DebounceSt; ==> 149 cnt_en = 1'b1; 150 end MISSING_ELSE ==> 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 cnt_en = 1'b1; 161 // Unconditionally go back to idle if the detector is disabled. 162 if (!cfg_enable_i) begin -3- 163 state_d = IdleSt; ==> 164 cnt_clr = 1'b1; 165 end else if (cnt_done) begin -4- 166 cnt_clr = 1'b1; 167 if (trigger_active) begin -5- 168 state_d = DetectSt; ==> 169 end else begin 170 state_d = IdleSt; ==> 171 end 172 end MISSING_ELSE ==> 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 thresh_sel = 1'b1; 182 cnt_en = 1'b1; 183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 if (!cfg_enable_i || !trigger_active) begin -6- 186 state_d = IdleSt; ==> 187 cnt_clr = 1'b1; 188 // If the trigger is active, count up. 189 end else begin 190 if (cnt_done) begin -7- 191 state_d = StableSt; ==> 192 cnt_clr = 1'b1; 193 event_detected_o = 1'b1; 194 event_detected_pulse_o = 1'b1; 195 end MISSING_ELSE ==> (Excluded) Exclude Annotation: VC_COV_UNR 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin -8- 206 state_d = IdleSt; ==> 207 // Otherwise keep the event detected output signal high. 208 end else begin 209 event_detected_o = 1'b1; ==> 210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; ==> (Excluded) Exclude Annotation: VC_COV_UNR

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T2,T7,T13
IdleSt 0 - - - - - - Covered T4,T5,T6
DebounceSt - 1 - - - - - Covered T34,T36
DebounceSt - 0 1 1 - - - Covered T2,T7,T13
DebounceSt - 0 1 0 - - - Covered T116
DebounceSt - 0 0 - - - - Covered T2,T7,T13
DetectSt - - - - 1 - - Not Covered
DetectSt - - - - 0 1 - Covered T2,T7,T13
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T2,T7,T52
StableSt - - - - - - 0 Covered T2,T7,T13
default - - - - - - - Excluded VC_COV_UNR


219 if (!rst_ni) begin -1- 220 state_q <= IdleSt; ==> 221 end else begin 222 state_q <= state_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


69 if (!rst_ni) begin -1- 70 trigger_active_q <= 1'b0; ==> 71 end else begin 72 trigger_active_q <= trigger_active; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 15 93.75
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 15 93.75




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 8302401 47 0 0
CntIncr_A 8302401 1027 0 0
CntNoWrap_A 8302401 7838059 0 0
DetectStDropOut_A 8302401 0 0 0
DetectedOut_A 8302401 1320 0 0
DetectedPulseOut_A 8302401 22 0 0
DisabledIdleSt_A 8302401 7726220 0 0
DisabledNoDetection_A 8302401 7728089 0 0
EnterDebounceSt_A 8302401 25 0 0
EnterDetectSt_A 8302401 22 0 0
EnterStableSt_A 8302401 22 0 0
PulseIsPulse_A 8302401 22 0 0
StayInStableSt 8302401 1285 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 8302401 5019 0 0
gen_low_level_sva.LowLevelEvent_A 8302401 7840005 0 0
gen_not_sticky_sva.StableStDropOut_A 8302401 9 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 47 0 0
T2 655 2 0 0
T3 478 0 0 0
T7 711 2 0 0
T13 0 2 0 0
T17 475 0 0 0
T18 522 0 0 0
T19 2161 0 0 0
T20 402 0 0 0
T29 489 0 0 0
T31 524 0 0 0
T34 0 1 0 0
T36 0 1 0 0
T50 0 2 0 0
T52 0 4 0 0
T54 0 4 0 0
T68 407 0 0 0
T116 0 1 0 0
T175 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 1027 0 0
T2 655 20 0 0
T3 478 0 0 0
T7 711 54 0 0
T13 0 13 0 0
T17 475 0 0 0
T18 522 0 0 0
T19 2161 0 0 0
T20 402 0 0 0
T29 489 0 0 0
T31 524 0 0 0
T34 0 14 0 0
T36 0 20 0 0
T50 0 16 0 0
T52 0 82 0 0
T54 0 44 0 0
T68 407 0 0 0
T116 0 75 0 0
T175 0 32 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 7838059 0 0
T1 509 108 0 0
T2 655 252 0 0
T4 497 96 0 0
T5 415 14 0 0
T6 423 22 0 0
T14 424 23 0 0
T15 443 42 0 0
T16 501 100 0 0
T17 475 74 0 0
T23 756 4 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 1320 0 0
T2 655 39 0 0
T3 478 0 0 0
T7 711 40 0 0
T13 0 131 0 0
T17 475 0 0 0
T18 522 0 0 0
T19 2161 0 0 0
T20 402 0 0 0
T29 489 0 0 0
T31 524 0 0 0
T50 0 50 0 0
T52 0 159 0 0
T54 0 83 0 0
T68 407 0 0 0
T167 0 43 0 0
T168 0 111 0 0
T175 0 136 0 0
T224 0 47 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 22 0 0
T2 655 1 0 0
T3 478 0 0 0
T7 711 1 0 0
T13 0 1 0 0
T17 475 0 0 0
T18 522 0 0 0
T19 2161 0 0 0
T20 402 0 0 0
T29 489 0 0 0
T31 524 0 0 0
T50 0 1 0 0
T52 0 2 0 0
T54 0 2 0 0
T68 407 0 0 0
T167 0 1 0 0
T168 0 1 0 0
T175 0 1 0 0
T224 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 7726220 0 0
T1 509 108 0 0
T2 655 4 0 0
T4 497 96 0 0
T5 415 14 0 0
T6 423 22 0 0
T14 424 23 0 0
T15 443 42 0 0
T16 501 100 0 0
T17 475 74 0 0
T23 756 4 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 7728089 0 0
T1 509 109 0 0
T2 655 4 0 0
T4 497 97 0 0
T5 415 15 0 0
T6 423 23 0 0
T14 424 24 0 0
T15 443 43 0 0
T16 501 101 0 0
T17 475 75 0 0
T23 756 8 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 25 0 0
T2 655 1 0 0
T3 478 0 0 0
T7 711 1 0 0
T13 0 1 0 0
T17 475 0 0 0
T18 522 0 0 0
T19 2161 0 0 0
T20 402 0 0 0
T29 489 0 0 0
T31 524 0 0 0
T34 0 1 0 0
T36 0 1 0 0
T50 0 1 0 0
T52 0 2 0 0
T54 0 2 0 0
T68 407 0 0 0
T116 0 1 0 0
T175 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 22 0 0
T2 655 1 0 0
T3 478 0 0 0
T7 711 1 0 0
T13 0 1 0 0
T17 475 0 0 0
T18 522 0 0 0
T19 2161 0 0 0
T20 402 0 0 0
T29 489 0 0 0
T31 524 0 0 0
T50 0 1 0 0
T52 0 2 0 0
T54 0 2 0 0
T68 407 0 0 0
T167 0 1 0 0
T168 0 1 0 0
T175 0 1 0 0
T224 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 22 0 0
T2 655 1 0 0
T3 478 0 0 0
T7 711 1 0 0
T13 0 1 0 0
T17 475 0 0 0
T18 522 0 0 0
T19 2161 0 0 0
T20 402 0 0 0
T29 489 0 0 0
T31 524 0 0 0
T50 0 1 0 0
T52 0 2 0 0
T54 0 2 0 0
T68 407 0 0 0
T167 0 1 0 0
T168 0 1 0 0
T175 0 1 0 0
T224 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 22 0 0
T2 655 1 0 0
T3 478 0 0 0
T7 711 1 0 0
T13 0 1 0 0
T17 475 0 0 0
T18 522 0 0 0
T19 2161 0 0 0
T20 402 0 0 0
T29 489 0 0 0
T31 524 0 0 0
T50 0 1 0 0
T52 0 2 0 0
T54 0 2 0 0
T68 407 0 0 0
T167 0 1 0 0
T168 0 1 0 0
T175 0 1 0 0
T224 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 1285 0 0
T2 655 38 0 0
T3 478 0 0 0
T7 711 39 0 0
T13 0 129 0 0
T17 475 0 0 0
T18 522 0 0 0
T19 2161 0 0 0
T20 402 0 0 0
T29 489 0 0 0
T31 524 0 0 0
T50 0 48 0 0
T52 0 156 0 0
T54 0 80 0 0
T68 407 0 0 0
T167 0 41 0 0
T168 0 110 0 0
T175 0 135 0 0
T224 0 45 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 5019 0 0
T1 509 1 0 0
T2 655 1 0 0
T4 497 9 0 0
T5 415 1 0 0
T6 423 2 0 0
T14 424 2 0 0
T15 443 1 0 0
T16 501 4 0 0
T17 475 1 0 0
T18 0 3 0 0
T23 756 0 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 7840005 0 0
T1 509 109 0 0
T2 655 255 0 0
T4 497 97 0 0
T5 415 15 0 0
T6 423 23 0 0
T14 424 24 0 0
T15 443 43 0 0
T16 501 101 0 0
T17 475 75 0 0
T23 756 8 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 9 0 0
T2 655 1 0 0
T3 478 0 0 0
T7 711 1 0 0
T17 475 0 0 0
T18 522 0 0 0
T19 2161 0 0 0
T20 402 0 0 0
T29 489 0 0 0
T31 524 0 0 0
T52 0 1 0 0
T54 0 1 0 0
T68 407 0 0 0
T111 0 1 0 0
T168 0 1 0 0
T175 0 1 0 0
T187 0 1 0 0
T215 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL464495.65
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323093.75
ALWAYS21933100.00

59 end else begin : gen_trigger_active_high 60 1/1 assign trigger_active = (trigger_i == 1'b1); Tests: T4 T5 T6  61 end 62 63 // In case of edge events, we also need to detect the transition. 64 logic trigger_event; 65 if (EventType inside {EdgeToLow, EdgeToHigh}) begin : gen_trigger_event_edge 66 // This flop is always active, no matter the enable state. 67 logic trigger_active_q; 68 always_ff @(posedge clk_i or negedge rst_ni) begin : p_trigger_reg 69 1/1 if (!rst_ni) begin Tests: T4 T5 T6  70 1/1 trigger_active_q <= 1'b0; Tests: T4 T5 T6  71 end else begin 72 1/1 trigger_active_q <= trigger_active; Tests: T4 T5 T6  73 end 74 end 75 76 1/1 assign trigger_event = trigger_active & ~trigger_active_q; Tests: T4 T5 T6  77 // In case of level events, the event is equal to the level being active. 78 end else begin : gen_trigger_event_level 79 assign trigger_event = trigger_active; 80 end 81 82 ///////////////// 83 // Timer Logic // 84 ///////////////// 85 86 // Take the maximum width of both timer values. 87 localparam int unsigned TimerWidth = 88 (DetectTimerWidth > DebounceTimerWidth) ? DetectTimerWidth : DebounceTimerWidth; 89 90 logic cnt_en, cnt_clr; 91 logic [TimerWidth-1:0] cnt_d, cnt_q; 92 1/1 assign cnt_d = (cnt_clr) ? '0 : Tests: T7 T8 T34  93 (cnt_en) ? cnt_q + 1'b1 : 94 cnt_q; 95 96 97 logic cnt_done, thresh_sel; 98 logic [TimerWidth-1:0] thresh; 99 1/1 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : Tests: T1 T15 T2  100 TimerWidth'(cfg_debounce_timer_i); 101 1/1 assign cnt_done = (cnt_q >= thresh); Tests: T1 T15 T2  102 103 always_ff @(posedge clk_i or negedge rst_ni) begin : p_cnt_reg 104 1/1 if (!rst_ni) begin Tests: T4 T5 T6  105 1/1 cnt_q <= '0; Tests: T4 T5 T6  106 end else begin 107 1/1 cnt_q <= cnt_d; Tests: T4 T5 T6  108 end 109 end 110 111 ///////// 112 // FSM // 113 ///////// 114 115 typedef enum logic [1:0] { 116 IdleSt, 117 DebounceSt, 118 DetectSt, 119 StableSt 120 } state_t; 121 122 state_t state_d, state_q; 123 124 always_comb begin : p_fsm 125 1/1 state_d = state_q; Tests: T4 T5 T6  126 127 // Counter controls (clear has priority). 128 1/1 cnt_clr = 1'b0; Tests: T4 T5 T6  129 1/1 cnt_en = 1'b0; Tests: T4 T5 T6  130 131 // Detected outputs 132 1/1 event_detected_o = 1'b0; Tests: T4 T5 T6  133 1/1 event_detected_pulse_o = 1'b0; Tests: T4 T5 T6  134 135 // Threshold select 136 // 0: debounce 137 // 1: detect 138 1/1 thresh_sel = 1'b0; Tests: T4 T5 T6  139 140 1/1 unique case (state_q) Tests: T4 T5 T6  141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 1/1 if (trigger_event && cfg_enable_i) begin Tests: T4 T5 T6  148 1/1 state_d = DebounceSt; Tests: T7 T8 T34  149 1/1 cnt_en = 1'b1; Tests: T7 T8 T34  150 end MISSING_ELSE 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 1/1 cnt_en = 1'b1; Tests: T7 T8 T34  161 // Unconditionally go back to idle if the detector is disabled. 162 1/1 if (!cfg_enable_i) begin Tests: T7 T8 T34  163 1/1 state_d = IdleSt; Tests: T34 T36  164 1/1 cnt_clr = 1'b1; Tests: T34 T36  165 1/1 end else if (cnt_done) begin Tests: T7 T8 T34  166 1/1 cnt_clr = 1'b1; Tests: T7 T8 T50  167 1/1 if (trigger_active) begin Tests: T7 T8 T50  168 1/1 state_d = DetectSt; Tests: T7 T8 T50  169 end else begin 170 1/1 state_d = IdleSt; Tests: T176 T170 T172  171 end 172 end MISSING_ELSE 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 1/1 thresh_sel = 1'b1; Tests: T7 T8 T50  182 1/1 cnt_en = 1'b1; Tests: T7 T8 T50  183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 1/1 if (!cfg_enable_i || !trigger_active) begin Tests: T7 T8 T50  186 0/1 ==> state_d = IdleSt; 187 0/1 ==> cnt_clr = 1'b1; 188 // If the trigger is active, count up. 189 end else begin 190 1/1 if (cnt_done) begin Tests: T7 T8 T50  191 1/1 state_d = StableSt; Tests: T7 T8 T50  192 1/1 cnt_clr = 1'b1; Tests: T7 T8 T50  193 1/1 event_detected_o = 1'b1; Tests: T7 T8 T50  194 1/1 event_detected_pulse_o = 1'b1; Tests: T7 T8 T50  195 end ==> MISSING_ELSE 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 1/1 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin Tests: T7 T8 T50  206 1/1 state_d = IdleSt; Tests: T7 T8 T50  207 // Otherwise keep the event detected output signal high. 208 end else begin 209 1/1 event_detected_o = 1'b1; Tests: T7 T8 T50  210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; Exclude Annotation: VC_COV_UNR 215 endcase // state_q 216 end 217 218 always_ff @(posedge clk_i or negedge rst_ni) begin : p_fsm_reg 219 1/1 if (!rst_ni) begin Tests: T4 T5 T6  220 1/1 state_q <= IdleSt; Tests: T4 T5 T6  221 end else begin 222 1/1 state_q <= state_d; Tests: T4 T5 T6 

Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions221986.36
Logical221986.36
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT4,T5,T6

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT4,T5,T6
11CoveredT4,T5,T6

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT7,T8,T34

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT7,T8,T34

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT7,T8,T50

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT7,T8,T34
10CoveredT4,T5,T6
11CoveredT7,T8,T34

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT7,T8,T50
01Not Covered
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT7,T8,T50
01CoveredT7,T8,T50
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT7,T8,T50
1-CoveredT7,T8,T50

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 5 83.33
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T7,T8,T34
DetectSt 168 Covered T7,T8,T50
IdleSt 163 Covered T4,T5,T6
StableSt 191 Covered T7,T8,T50


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T7,T8,T50
DebounceSt->IdleSt 163 Covered T34,T36,T176
DetectSt->IdleSt 186 Not Covered
DetectSt->StableSt 191 Covered T7,T8,T50
IdleSt->DebounceSt 148 Covered T7,T8,T34
StableSt->IdleSt 206 Covered T7,T8,T50



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 21 20 95.24
TERNARY 92 3 3 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00


92 assign cnt_d = (cnt_clr) ? '0 : -1- ==> 93 (cnt_en) ? cnt_q + 1'b1 : -2- ==> ==>

Branches:
-1--2-StatusTests
1 - Covered T7,T8,T34
0 1 Covered T7,T8,T34
0 0 Covered T4,T5,T6


99 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T7,T8,T50
0 Covered T4,T5,T6


104 if (!rst_ni) begin -1- 105 cnt_q <= '0; ==> 106 end else begin 107 cnt_q <= cnt_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


140 unique case (state_q) -1- 141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 if (trigger_event && cfg_enable_i) begin -2- 148 state_d = DebounceSt; ==> 149 cnt_en = 1'b1; 150 end MISSING_ELSE ==> 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 cnt_en = 1'b1; 161 // Unconditionally go back to idle if the detector is disabled. 162 if (!cfg_enable_i) begin -3- 163 state_d = IdleSt; ==> 164 cnt_clr = 1'b1; 165 end else if (cnt_done) begin -4- 166 cnt_clr = 1'b1; 167 if (trigger_active) begin -5- 168 state_d = DetectSt; ==> 169 end else begin 170 state_d = IdleSt; ==> 171 end 172 end MISSING_ELSE ==> 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 thresh_sel = 1'b1; 182 cnt_en = 1'b1; 183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 if (!cfg_enable_i || !trigger_active) begin -6- 186 state_d = IdleSt; ==> 187 cnt_clr = 1'b1; 188 // If the trigger is active, count up. 189 end else begin 190 if (cnt_done) begin -7- 191 state_d = StableSt; ==> 192 cnt_clr = 1'b1; 193 event_detected_o = 1'b1; 194 event_detected_pulse_o = 1'b1; 195 end MISSING_ELSE ==> (Excluded) Exclude Annotation: VC_COV_UNR 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin -8- 206 state_d = IdleSt; ==> 207 // Otherwise keep the event detected output signal high. 208 end else begin 209 event_detected_o = 1'b1; ==> 210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; ==> (Excluded) Exclude Annotation: VC_COV_UNR

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T7,T8,T34
IdleSt 0 - - - - - - Covered T4,T5,T6
DebounceSt - 1 - - - - - Covered T34,T36
DebounceSt - 0 1 1 - - - Covered T7,T8,T50
DebounceSt - 0 1 0 - - - Covered T176,T170,T172
DebounceSt - 0 0 - - - - Covered T7,T8,T34
DetectSt - - - - 1 - - Not Covered
DetectSt - - - - 0 1 - Covered T7,T8,T50
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T7,T8,T50
StableSt - - - - - - 0 Covered T7,T8,T50
default - - - - - - - Excluded VC_COV_UNR


219 if (!rst_ni) begin -1- 220 state_q <= IdleSt; ==> 221 end else begin 222 state_q <= state_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


69 if (!rst_ni) begin -1- 70 trigger_active_q <= 1'b0; ==> 71 end else begin 72 trigger_active_q <= trigger_active; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 14 93.33
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 14 93.33




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 8302401 66 0 0
CntIncr_A 8302401 1875 0 0
CntNoWrap_A 8302401 7838040 0 0
DetectStDropOut_A 8302401 0 0 0
DetectedOut_A 8302401 2512 0 0
DetectedPulseOut_A 8302401 29 0 0
DisabledIdleSt_A 8302401 7829023 0 0
DisabledNoDetection_A 8302401 7830892 0 0
EnterDebounceSt_A 8302401 37 0 0
EnterDetectSt_A 8302401 29 0 0
EnterStableSt_A 8302401 29 0 0
PulseIsPulse_A 8302401 29 0 0
StayInStableSt 8302401 2471 0 0
gen_high_level_sva.HighLevelEvent_A 8302401 7840005 0 0
gen_not_sticky_sva.StableStDropOut_A 8302401 17 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 66 0 0
T7 711 2 0 0
T8 590 4 0 0
T9 489 0 0 0
T30 505 0 0 0
T32 604 0 0 0
T34 0 1 0 0
T36 0 1 0 0
T49 0 2 0 0
T50 0 4 0 0
T68 407 0 0 0
T69 502 0 0 0
T70 404 0 0 0
T84 586 0 0 0
T116 0 2 0 0
T140 0 2 0 0
T175 0 4 0 0
T176 0 1 0 0
T177 423 0 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 1875 0 0
T7 711 54 0 0
T8 590 32 0 0
T9 489 0 0 0
T30 505 0 0 0
T32 604 0 0 0
T34 0 12 0 0
T36 0 20 0 0
T49 0 80 0 0
T50 0 32 0 0
T68 407 0 0 0
T69 502 0 0 0
T70 404 0 0 0
T84 586 0 0 0
T116 0 75 0 0
T140 0 54 0 0
T175 0 64 0 0
T176 0 13 0 0
T177 423 0 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 7838040 0 0
T1 509 108 0 0
T2 655 254 0 0
T4 497 96 0 0
T5 415 14 0 0
T6 423 22 0 0
T14 424 23 0 0
T15 443 42 0 0
T16 501 100 0 0
T17 475 74 0 0
T23 756 4 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 2512 0 0
T7 711 151 0 0
T8 590 108 0 0
T9 489 0 0 0
T30 505 0 0 0
T32 604 0 0 0
T49 0 223 0 0
T50 0 50 0 0
T68 407 0 0 0
T69 502 0 0 0
T70 404 0 0 0
T84 586 0 0 0
T116 0 283 0 0
T140 0 41 0 0
T175 0 93 0 0
T177 423 0 0 0
T203 0 39 0 0
T216 0 38 0 0
T224 0 47 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 29 0 0
T7 711 1 0 0
T8 590 2 0 0
T9 489 0 0 0
T30 505 0 0 0
T32 604 0 0 0
T49 0 1 0 0
T50 0 2 0 0
T68 407 0 0 0
T69 502 0 0 0
T70 404 0 0 0
T84 586 0 0 0
T116 0 1 0 0
T140 0 1 0 0
T175 0 2 0 0
T177 423 0 0 0
T203 0 1 0 0
T216 0 1 0 0
T224 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 7829023 0 0
T1 509 108 0 0
T2 655 254 0 0
T4 497 96 0 0
T5 415 14 0 0
T6 423 22 0 0
T14 424 23 0 0
T15 443 42 0 0
T16 501 100 0 0
T17 475 74 0 0
T23 756 4 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 7830892 0 0
T1 509 109 0 0
T2 655 255 0 0
T4 497 97 0 0
T5 415 15 0 0
T6 423 23 0 0
T14 424 24 0 0
T15 443 43 0 0
T16 501 101 0 0
T17 475 75 0 0
T23 756 8 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 37 0 0
T7 711 1 0 0
T8 590 2 0 0
T9 489 0 0 0
T30 505 0 0 0
T32 604 0 0 0
T34 0 1 0 0
T36 0 1 0 0
T49 0 1 0 0
T50 0 2 0 0
T68 407 0 0 0
T69 502 0 0 0
T70 404 0 0 0
T84 586 0 0 0
T116 0 1 0 0
T140 0 1 0 0
T175 0 2 0 0
T176 0 1 0 0
T177 423 0 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 29 0 0
T7 711 1 0 0
T8 590 2 0 0
T9 489 0 0 0
T30 505 0 0 0
T32 604 0 0 0
T49 0 1 0 0
T50 0 2 0 0
T68 407 0 0 0
T69 502 0 0 0
T70 404 0 0 0
T84 586 0 0 0
T116 0 1 0 0
T140 0 1 0 0
T175 0 2 0 0
T177 423 0 0 0
T203 0 1 0 0
T216 0 1 0 0
T224 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 29 0 0
T7 711 1 0 0
T8 590 2 0 0
T9 489 0 0 0
T30 505 0 0 0
T32 604 0 0 0
T49 0 1 0 0
T50 0 2 0 0
T68 407 0 0 0
T69 502 0 0 0
T70 404 0 0 0
T84 586 0 0 0
T116 0 1 0 0
T140 0 1 0 0
T175 0 2 0 0
T177 423 0 0 0
T203 0 1 0 0
T216 0 1 0 0
T224 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 29 0 0
T7 711 1 0 0
T8 590 2 0 0
T9 489 0 0 0
T30 505 0 0 0
T32 604 0 0 0
T49 0 1 0 0
T50 0 2 0 0
T68 407 0 0 0
T69 502 0 0 0
T70 404 0 0 0
T84 586 0 0 0
T116 0 1 0 0
T140 0 1 0 0
T175 0 2 0 0
T177 423 0 0 0
T203 0 1 0 0
T216 0 1 0 0
T224 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 2471 0 0
T7 711 150 0 0
T8 590 105 0 0
T9 489 0 0 0
T30 505 0 0 0
T32 604 0 0 0
T49 0 222 0 0
T50 0 47 0 0
T68 407 0 0 0
T69 502 0 0 0
T70 404 0 0 0
T84 586 0 0 0
T116 0 281 0 0
T140 0 39 0 0
T175 0 91 0 0
T177 423 0 0 0
T203 0 37 0 0
T216 0 36 0 0
T224 0 45 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 7840005 0 0
T1 509 109 0 0
T2 655 255 0 0
T4 497 97 0 0
T5 415 15 0 0
T6 423 23 0 0
T14 424 24 0 0
T15 443 43 0 0
T16 501 101 0 0
T17 475 75 0 0
T23 756 8 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 17 0 0
T7 711 1 0 0
T8 590 1 0 0
T9 489 0 0 0
T30 505 0 0 0
T32 604 0 0 0
T49 0 1 0 0
T50 0 1 0 0
T68 407 0 0 0
T69 502 0 0 0
T70 404 0 0 0
T84 586 0 0 0
T167 0 2 0 0
T168 0 1 0 0
T175 0 2 0 0
T177 423 0 0 0
T198 0 1 0 0
T221 0 1 0 0
T222 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL464495.65
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323093.75
ALWAYS21933100.00

57 if (EventType inside {LowLevel, EdgeToLow}) begin : gen_trigger_active_low 58 1/1 assign trigger_active = (trigger_i == 1'b0); Tests: T4 T5 T6  59 end else begin : gen_trigger_active_high 60 assign trigger_active = (trigger_i == 1'b1); 61 end 62 63 // In case of edge events, we also need to detect the transition. 64 logic trigger_event; 65 if (EventType inside {EdgeToLow, EdgeToHigh}) begin : gen_trigger_event_edge 66 // This flop is always active, no matter the enable state. 67 logic trigger_active_q; 68 always_ff @(posedge clk_i or negedge rst_ni) begin : p_trigger_reg 69 1/1 if (!rst_ni) begin Tests: T4 T5 T6  70 1/1 trigger_active_q <= 1'b0; Tests: T4 T5 T6  71 end else begin 72 1/1 trigger_active_q <= trigger_active; Tests: T4 T5 T6  73 end 74 end 75 76 1/1 assign trigger_event = trigger_active & ~trigger_active_q; Tests: T4 T5 T6  77 // In case of level events, the event is equal to the level being active. 78 end else begin : gen_trigger_event_level 79 assign trigger_event = trigger_active; 80 end 81 82 ///////////////// 83 // Timer Logic // 84 ///////////////// 85 86 // Take the maximum width of both timer values. 87 localparam int unsigned TimerWidth = 88 (DetectTimerWidth > DebounceTimerWidth) ? DetectTimerWidth : DebounceTimerWidth; 89 90 logic cnt_en, cnt_clr; 91 logic [TimerWidth-1:0] cnt_d, cnt_q; 92 1/1 assign cnt_d = (cnt_clr) ? '0 : Tests: T2 T7 T52  93 (cnt_en) ? cnt_q + 1'b1 : 94 cnt_q; 95 96 97 logic cnt_done, thresh_sel; 98 logic [TimerWidth-1:0] thresh; 99 1/1 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : Tests: T1 T15 T2  100 TimerWidth'(cfg_debounce_timer_i); 101 1/1 assign cnt_done = (cnt_q >= thresh); Tests: T1 T15 T2  102 103 always_ff @(posedge clk_i or negedge rst_ni) begin : p_cnt_reg 104 1/1 if (!rst_ni) begin Tests: T4 T5 T6  105 1/1 cnt_q <= '0; Tests: T4 T5 T6  106 end else begin 107 1/1 cnt_q <= cnt_d; Tests: T4 T5 T6  108 end 109 end 110 111 ///////// 112 // FSM // 113 ///////// 114 115 typedef enum logic [1:0] { 116 IdleSt, 117 DebounceSt, 118 DetectSt, 119 StableSt 120 } state_t; 121 122 state_t state_d, state_q; 123 124 always_comb begin : p_fsm 125 1/1 state_d = state_q; Tests: T4 T5 T6  126 127 // Counter controls (clear has priority). 128 1/1 cnt_clr = 1'b0; Tests: T4 T5 T6  129 1/1 cnt_en = 1'b0; Tests: T4 T5 T6  130 131 // Detected outputs 132 1/1 event_detected_o = 1'b0; Tests: T4 T5 T6  133 1/1 event_detected_pulse_o = 1'b0; Tests: T4 T5 T6  134 135 // Threshold select 136 // 0: debounce 137 // 1: detect 138 1/1 thresh_sel = 1'b0; Tests: T4 T5 T6  139 140 1/1 unique case (state_q) Tests: T4 T5 T6  141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 1/1 if (trigger_event && cfg_enable_i) begin Tests: T4 T5 T6  148 1/1 state_d = DebounceSt; Tests: T2 T7 T52  149 1/1 cnt_en = 1'b1; Tests: T2 T7 T52  150 end MISSING_ELSE 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 1/1 cnt_en = 1'b1; Tests: T2 T7 T52  161 // Unconditionally go back to idle if the detector is disabled. 162 1/1 if (!cfg_enable_i) begin Tests: T2 T7 T52  163 1/1 state_d = IdleSt; Tests: T34 T36  164 1/1 cnt_clr = 1'b1; Tests: T34 T36  165 1/1 end else if (cnt_done) begin Tests: T2 T7 T52  166 1/1 cnt_clr = 1'b1; Tests: T2 T7 T52  167 1/1 if (trigger_active) begin Tests: T2 T7 T52  168 1/1 state_d = DetectSt; Tests: T2 T7 T52  169 end else begin 170 1/1 state_d = IdleSt; Tests: T51  171 end 172 end MISSING_ELSE 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 1/1 thresh_sel = 1'b1; Tests: T2 T7 T52  182 1/1 cnt_en = 1'b1; Tests: T2 T7 T52  183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 1/1 if (!cfg_enable_i || !trigger_active) begin Tests: T2 T7 T52  186 0/1 ==> state_d = IdleSt; 187 0/1 ==> cnt_clr = 1'b1; 188 // If the trigger is active, count up. 189 end else begin 190 1/1 if (cnt_done) begin Tests: T2 T7 T52  191 1/1 state_d = StableSt; Tests: T2 T7 T52  192 1/1 cnt_clr = 1'b1; Tests: T2 T7 T52  193 1/1 event_detected_o = 1'b1; Tests: T2 T7 T52  194 1/1 event_detected_pulse_o = 1'b1; Tests: T2 T7 T52  195 end ==> MISSING_ELSE 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 1/1 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin Tests: T2 T7 T52  206 1/1 state_d = IdleSt; Tests: T2 T50 T56  207 // Otherwise keep the event detected output signal high. 208 end else begin 209 1/1 event_detected_o = 1'b1; Tests: T2 T7 T52  210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; Exclude Annotation: VC_COV_UNR 215 endcase // state_q 216 end 217 218 always_ff @(posedge clk_i or negedge rst_ni) begin : p_fsm_reg 219 1/1 if (!rst_ni) begin Tests: T4 T5 T6  220 1/1 state_q <= IdleSt; Tests: T4 T5 T6  221 end else begin 222 1/1 state_q <= state_d; Tests: T4 T5 T6 

Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions221986.36
Logical221986.36
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT4,T5,T6

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT4,T5,T6
11CoveredT4,T5,T6

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT2,T7,T52

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT2,T7,T52

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT2,T7,T52

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT2,T7,T52
10CoveredT4,T5,T6
11CoveredT2,T7,T52

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT2,T7,T52
01Not Covered
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT2,T7,T52
01CoveredT2,T50,T56
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT2,T7,T52
1-CoveredT2,T50,T56

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 5 83.33
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T2,T7,T52
DetectSt 168 Covered T2,T7,T52
IdleSt 163 Covered T4,T5,T6
StableSt 191 Covered T2,T7,T52


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T2,T7,T52
DebounceSt->IdleSt 163 Covered T34,T36,T51
DetectSt->IdleSt 186 Not Covered
DetectSt->StableSt 191 Covered T2,T7,T52
IdleSt->DebounceSt 148 Covered T2,T7,T52
StableSt->IdleSt 206 Covered T2,T50,T56



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 21 20 95.24
TERNARY 92 3 3 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00


92 assign cnt_d = (cnt_clr) ? '0 : -1- ==> 93 (cnt_en) ? cnt_q + 1'b1 : -2- ==> ==>

Branches:
-1--2-StatusTests
1 - Covered T2,T7,T52
0 1 Covered T2,T7,T52
0 0 Covered T4,T5,T6


99 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T2,T7,T52
0 Covered T4,T5,T6


104 if (!rst_ni) begin -1- 105 cnt_q <= '0; ==> 106 end else begin 107 cnt_q <= cnt_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


140 unique case (state_q) -1- 141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 if (trigger_event && cfg_enable_i) begin -2- 148 state_d = DebounceSt; ==> 149 cnt_en = 1'b1; 150 end MISSING_ELSE ==> 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 cnt_en = 1'b1; 161 // Unconditionally go back to idle if the detector is disabled. 162 if (!cfg_enable_i) begin -3- 163 state_d = IdleSt; ==> 164 cnt_clr = 1'b1; 165 end else if (cnt_done) begin -4- 166 cnt_clr = 1'b1; 167 if (trigger_active) begin -5- 168 state_d = DetectSt; ==> 169 end else begin 170 state_d = IdleSt; ==> 171 end 172 end MISSING_ELSE ==> 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 thresh_sel = 1'b1; 182 cnt_en = 1'b1; 183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 if (!cfg_enable_i || !trigger_active) begin -6- 186 state_d = IdleSt; ==> 187 cnt_clr = 1'b1; 188 // If the trigger is active, count up. 189 end else begin 190 if (cnt_done) begin -7- 191 state_d = StableSt; ==> 192 cnt_clr = 1'b1; 193 event_detected_o = 1'b1; 194 event_detected_pulse_o = 1'b1; 195 end MISSING_ELSE ==> (Excluded) Exclude Annotation: VC_COV_UNR 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin -8- 206 state_d = IdleSt; ==> 207 // Otherwise keep the event detected output signal high. 208 end else begin 209 event_detected_o = 1'b1; ==> 210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; ==> (Excluded) Exclude Annotation: VC_COV_UNR

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T2,T7,T52
IdleSt 0 - - - - - - Covered T4,T5,T6
DebounceSt - 1 - - - - - Covered T34,T36
DebounceSt - 0 1 1 - - - Covered T2,T7,T52
DebounceSt - 0 1 0 - - - Covered T51
DebounceSt - 0 0 - - - - Covered T2,T7,T52
DetectSt - - - - 1 - - Not Covered
DetectSt - - - - 0 1 - Covered T2,T7,T52
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T2,T50,T56
StableSt - - - - - - 0 Covered T2,T7,T52
default - - - - - - - Excluded VC_COV_UNR


219 if (!rst_ni) begin -1- 220 state_q <= IdleSt; ==> 221 end else begin 222 state_q <= state_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


69 if (!rst_ni) begin -1- 70 trigger_active_q <= 1'b0; ==> 71 end else begin 72 trigger_active_q <= trigger_active; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 15 93.75
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 15 93.75




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 8302401 59 0 0
CntIncr_A 8302401 2305 0 0
CntNoWrap_A 8302401 7838047 0 0
DetectStDropOut_A 8302401 0 0 0
DetectedOut_A 8302401 2461 0 0
DetectedPulseOut_A 8302401 28 0 0
DisabledIdleSt_A 8302401 7824119 0 0
DisabledNoDetection_A 8302401 7825982 0 0
EnterDebounceSt_A 8302401 31 0 0
EnterDetectSt_A 8302401 28 0 0
EnterStableSt_A 8302401 28 0 0
PulseIsPulse_A 8302401 28 0 0
StayInStableSt 8302401 2416 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 8302401 4965 0 0
gen_low_level_sva.LowLevelEvent_A 8302401 7840005 0 0
gen_not_sticky_sva.StableStDropOut_A 8302401 11 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 59 0 0
T2 655 4 0 0
T3 478 0 0 0
T7 711 2 0 0
T17 475 0 0 0
T18 522 0 0 0
T19 2161 0 0 0
T20 402 0 0 0
T29 489 0 0 0
T31 524 0 0 0
T34 0 1 0 0
T36 0 1 0 0
T50 0 2 0 0
T51 0 1 0 0
T52 0 2 0 0
T54 0 2 0 0
T56 0 4 0 0
T68 407 0 0 0
T94 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 2305 0 0
T2 655 40 0 0
T3 478 0 0 0
T7 711 54 0 0
T17 475 0 0 0
T18 522 0 0 0
T19 2161 0 0 0
T20 402 0 0 0
T29 489 0 0 0
T31 524 0 0 0
T34 0 14 0 0
T36 0 19 0 0
T50 0 16 0 0
T51 0 30 0 0
T52 0 41 0 0
T54 0 22 0 0
T56 0 196 0 0
T68 407 0 0 0
T94 0 98 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 7838047 0 0
T1 509 108 0 0
T2 655 250 0 0
T4 497 96 0 0
T5 415 14 0 0
T6 423 22 0 0
T14 424 23 0 0
T15 443 42 0 0
T16 501 100 0 0
T17 475 74 0 0
T23 756 4 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 2461 0 0
T2 655 114 0 0
T3 478 0 0 0
T7 711 42 0 0
T17 475 0 0 0
T18 522 0 0 0
T19 2161 0 0 0
T20 402 0 0 0
T29 489 0 0 0
T31 524 0 0 0
T50 0 63 0 0
T52 0 131 0 0
T54 0 44 0 0
T56 0 205 0 0
T68 407 0 0 0
T94 0 45 0 0
T175 0 128 0 0
T176 0 39 0 0
T197 0 117 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 28 0 0
T2 655 2 0 0
T3 478 0 0 0
T7 711 1 0 0
T17 475 0 0 0
T18 522 0 0 0
T19 2161 0 0 0
T20 402 0 0 0
T29 489 0 0 0
T31 524 0 0 0
T50 0 1 0 0
T52 0 1 0 0
T54 0 1 0 0
T56 0 2 0 0
T68 407 0 0 0
T94 0 1 0 0
T175 0 2 0 0
T176 0 1 0 0
T197 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 7824119 0 0
T1 509 108 0 0
T2 655 4 0 0
T4 497 96 0 0
T5 415 14 0 0
T6 423 22 0 0
T14 424 23 0 0
T15 443 42 0 0
T16 501 100 0 0
T17 475 74 0 0
T23 756 4 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 7825982 0 0
T1 509 109 0 0
T2 655 4 0 0
T4 497 97 0 0
T5 415 15 0 0
T6 423 23 0 0
T14 424 24 0 0
T15 443 43 0 0
T16 501 101 0 0
T17 475 75 0 0
T23 756 8 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 31 0 0
T2 655 2 0 0
T3 478 0 0 0
T7 711 1 0 0
T17 475 0 0 0
T18 522 0 0 0
T19 2161 0 0 0
T20 402 0 0 0
T29 489 0 0 0
T31 524 0 0 0
T34 0 1 0 0
T36 0 1 0 0
T50 0 1 0 0
T51 0 1 0 0
T52 0 1 0 0
T54 0 1 0 0
T56 0 2 0 0
T68 407 0 0 0
T94 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 28 0 0
T2 655 2 0 0
T3 478 0 0 0
T7 711 1 0 0
T17 475 0 0 0
T18 522 0 0 0
T19 2161 0 0 0
T20 402 0 0 0
T29 489 0 0 0
T31 524 0 0 0
T50 0 1 0 0
T52 0 1 0 0
T54 0 1 0 0
T56 0 2 0 0
T68 407 0 0 0
T94 0 1 0 0
T175 0 2 0 0
T176 0 1 0 0
T197 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 28 0 0
T2 655 2 0 0
T3 478 0 0 0
T7 711 1 0 0
T17 475 0 0 0
T18 522 0 0 0
T19 2161 0 0 0
T20 402 0 0 0
T29 489 0 0 0
T31 524 0 0 0
T50 0 1 0 0
T52 0 1 0 0
T54 0 1 0 0
T56 0 2 0 0
T68 407 0 0 0
T94 0 1 0 0
T175 0 2 0 0
T176 0 1 0 0
T197 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 28 0 0
T2 655 2 0 0
T3 478 0 0 0
T7 711 1 0 0
T17 475 0 0 0
T18 522 0 0 0
T19 2161 0 0 0
T20 402 0 0 0
T29 489 0 0 0
T31 524 0 0 0
T50 0 1 0 0
T52 0 1 0 0
T54 0 1 0 0
T56 0 2 0 0
T68 407 0 0 0
T94 0 1 0 0
T175 0 2 0 0
T176 0 1 0 0
T197 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 2416 0 0
T2 655 112 0 0
T3 478 0 0 0
T7 711 40 0 0
T17 475 0 0 0
T18 522 0 0 0
T19 2161 0 0 0
T20 402 0 0 0
T29 489 0 0 0
T31 524 0 0 0
T50 0 62 0 0
T52 0 129 0 0
T54 0 42 0 0
T56 0 203 0 0
T68 407 0 0 0
T94 0 43 0 0
T175 0 125 0 0
T176 0 37 0 0
T197 0 115 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 4965 0 0
T1 509 1 0 0
T2 655 2 0 0
T4 497 9 0 0
T5 415 1 0 0
T6 423 3 0 0
T14 424 1 0 0
T15 443 1 0 0
T16 501 5 0 0
T17 475 1 0 0
T18 0 3 0 0
T23 756 0 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 7840005 0 0
T1 509 109 0 0
T2 655 255 0 0
T4 497 97 0 0
T5 415 15 0 0
T6 423 23 0 0
T14 424 24 0 0
T15 443 43 0 0
T16 501 101 0 0
T17 475 75 0 0
T23 756 8 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 11 0 0
T2 655 2 0 0
T3 478 0 0 0
T7 711 0 0 0
T17 475 0 0 0
T18 522 0 0 0
T19 2161 0 0 0
T20 402 0 0 0
T29 489 0 0 0
T31 524 0 0 0
T50 0 1 0 0
T56 0 2 0 0
T68 407 0 0 0
T172 0 1 0 0
T173 0 1 0 0
T175 0 1 0 0
T202 0 1 0 0
T217 0 1 0 0
T225 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL464495.65
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323093.75
ALWAYS21933100.00

59 end else begin : gen_trigger_active_high 60 1/1 assign trigger_active = (trigger_i == 1'b1); Tests: T4 T5 T6  61 end 62 63 // In case of edge events, we also need to detect the transition. 64 logic trigger_event; 65 if (EventType inside {EdgeToLow, EdgeToHigh}) begin : gen_trigger_event_edge 66 // This flop is always active, no matter the enable state. 67 logic trigger_active_q; 68 always_ff @(posedge clk_i or negedge rst_ni) begin : p_trigger_reg 69 1/1 if (!rst_ni) begin Tests: T4 T5 T6  70 1/1 trigger_active_q <= 1'b0; Tests: T4 T5 T6  71 end else begin 72 1/1 trigger_active_q <= trigger_active; Tests: T4 T5 T6  73 end 74 end 75 76 1/1 assign trigger_event = trigger_active & ~trigger_active_q; Tests: T4 T5 T6  77 // In case of level events, the event is equal to the level being active. 78 end else begin : gen_trigger_event_level 79 assign trigger_event = trigger_active; 80 end 81 82 ///////////////// 83 // Timer Logic // 84 ///////////////// 85 86 // Take the maximum width of both timer values. 87 localparam int unsigned TimerWidth = 88 (DetectTimerWidth > DebounceTimerWidth) ? DetectTimerWidth : DebounceTimerWidth; 89 90 logic cnt_en, cnt_clr; 91 logic [TimerWidth-1:0] cnt_d, cnt_q; 92 1/1 assign cnt_d = (cnt_clr) ? '0 : Tests: T7 T34 T36  93 (cnt_en) ? cnt_q + 1'b1 : 94 cnt_q; 95 96 97 logic cnt_done, thresh_sel; 98 logic [TimerWidth-1:0] thresh; 99 1/1 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : Tests: T1 T15 T2  100 TimerWidth'(cfg_debounce_timer_i); 101 1/1 assign cnt_done = (cnt_q >= thresh); Tests: T1 T15 T2  102 103 always_ff @(posedge clk_i or negedge rst_ni) begin : p_cnt_reg 104 1/1 if (!rst_ni) begin Tests: T4 T5 T6  105 1/1 cnt_q <= '0; Tests: T4 T5 T6  106 end else begin 107 1/1 cnt_q <= cnt_d; Tests: T4 T5 T6  108 end 109 end 110 111 ///////// 112 // FSM // 113 ///////// 114 115 typedef enum logic [1:0] { 116 IdleSt, 117 DebounceSt, 118 DetectSt, 119 StableSt 120 } state_t; 121 122 state_t state_d, state_q; 123 124 always_comb begin : p_fsm 125 1/1 state_d = state_q; Tests: T4 T5 T6  126 127 // Counter controls (clear has priority). 128 1/1 cnt_clr = 1'b0; Tests: T4 T5 T6  129 1/1 cnt_en = 1'b0; Tests: T4 T5 T6  130 131 // Detected outputs 132 1/1 event_detected_o = 1'b0; Tests: T4 T5 T6  133 1/1 event_detected_pulse_o = 1'b0; Tests: T4 T5 T6  134 135 // Threshold select 136 // 0: debounce 137 // 1: detect 138 1/1 thresh_sel = 1'b0; Tests: T4 T5 T6  139 140 1/1 unique case (state_q) Tests: T4 T5 T6  141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 1/1 if (trigger_event && cfg_enable_i) begin Tests: T4 T5 T6  148 1/1 state_d = DebounceSt; Tests: T7 T34 T36  149 1/1 cnt_en = 1'b1; Tests: T7 T34 T36  150 end MISSING_ELSE 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 1/1 cnt_en = 1'b1; Tests: T7 T34 T36  161 // Unconditionally go back to idle if the detector is disabled. 162 1/1 if (!cfg_enable_i) begin Tests: T7 T34 T36  163 1/1 state_d = IdleSt; Tests: T34 T36  164 1/1 cnt_clr = 1'b1; Tests: T34 T36  165 1/1 end else if (cnt_done) begin Tests: T7 T34 T36  166 1/1 cnt_clr = 1'b1; Tests: T7 T54 T53  167 1/1 if (trigger_active) begin Tests: T7 T54 T53  168 1/1 state_d = DetectSt; Tests: T7 T54 T53  169 end else begin 170 1/1 state_d = IdleSt; Tests: T226  171 end 172 end MISSING_ELSE 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 1/1 thresh_sel = 1'b1; Tests: T7 T54 T53  182 1/1 cnt_en = 1'b1; Tests: T7 T54 T53  183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 1/1 if (!cfg_enable_i || !trigger_active) begin Tests: T7 T54 T53  186 0/1 ==> state_d = IdleSt; 187 0/1 ==> cnt_clr = 1'b1; 188 // If the trigger is active, count up. 189 end else begin 190 1/1 if (cnt_done) begin Tests: T7 T54 T53  191 1/1 state_d = StableSt; Tests: T7 T54 T53  192 1/1 cnt_clr = 1'b1; Tests: T7 T54 T53  193 1/1 event_detected_o = 1'b1; Tests: T7 T54 T53  194 1/1 event_detected_pulse_o = 1'b1; Tests: T7 T54 T53  195 end ==> MISSING_ELSE 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 1/1 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin Tests: T7 T54 T53  206 1/1 state_d = IdleSt; Tests: T7 T54 T53  207 // Otherwise keep the event detected output signal high. 208 end else begin 209 1/1 event_detected_o = 1'b1; Tests: T7 T54 T53  210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; Exclude Annotation: VC_COV_UNR 215 endcase // state_q 216 end 217 218 always_ff @(posedge clk_i or negedge rst_ni) begin : p_fsm_reg 219 1/1 if (!rst_ni) begin Tests: T4 T5 T6  220 1/1 state_q <= IdleSt; Tests: T4 T5 T6  221 end else begin 222 1/1 state_q <= state_d; Tests: T4 T5 T6 

Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions221986.36
Logical221986.36
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT4,T5,T6

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT4,T5,T6
11CoveredT4,T5,T6

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT7,T34,T36

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT7,T34,T36

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT7,T54,T53

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT7,T34,T36
10CoveredT4,T5,T6
11CoveredT7,T34,T36

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT7,T54,T53
01Not Covered
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT7,T54,T53
01CoveredT7,T54,T53
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT7,T54,T53
1-CoveredT7,T54,T53

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 5 83.33
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T7,T34,T36
DetectSt 168 Covered T7,T54,T53
IdleSt 163 Covered T4,T5,T6
StableSt 191 Covered T7,T54,T53


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T7,T54,T53
DebounceSt->IdleSt 163 Covered T34,T36,T117
DetectSt->IdleSt 186 Not Covered
DetectSt->StableSt 191 Covered T7,T54,T53
IdleSt->DebounceSt 148 Covered T7,T34,T36
StableSt->IdleSt 206 Covered T7,T54,T53



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 21 20 95.24
TERNARY 92 3 3 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00


92 assign cnt_d = (cnt_clr) ? '0 : -1- ==> 93 (cnt_en) ? cnt_q + 1'b1 : -2- ==> ==>

Branches:
-1--2-StatusTests
1 - Covered T7,T34,T36
0 1 Covered T7,T34,T36
0 0 Covered T4,T5,T6


99 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T7,T54,T53
0 Covered T4,T5,T6


104 if (!rst_ni) begin -1- 105 cnt_q <= '0; ==> 106 end else begin 107 cnt_q <= cnt_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


140 unique case (state_q) -1- 141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 if (trigger_event && cfg_enable_i) begin -2- 148 state_d = DebounceSt; ==> 149 cnt_en = 1'b1; 150 end MISSING_ELSE ==> 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 cnt_en = 1'b1; 161 // Unconditionally go back to idle if the detector is disabled. 162 if (!cfg_enable_i) begin -3- 163 state_d = IdleSt; ==> 164 cnt_clr = 1'b1; 165 end else if (cnt_done) begin -4- 166 cnt_clr = 1'b1; 167 if (trigger_active) begin -5- 168 state_d = DetectSt; ==> 169 end else begin 170 state_d = IdleSt; ==> 171 end 172 end MISSING_ELSE ==> 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 thresh_sel = 1'b1; 182 cnt_en = 1'b1; 183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 if (!cfg_enable_i || !trigger_active) begin -6- 186 state_d = IdleSt; ==> 187 cnt_clr = 1'b1; 188 // If the trigger is active, count up. 189 end else begin 190 if (cnt_done) begin -7- 191 state_d = StableSt; ==> 192 cnt_clr = 1'b1; 193 event_detected_o = 1'b1; 194 event_detected_pulse_o = 1'b1; 195 end MISSING_ELSE ==> (Excluded) Exclude Annotation: VC_COV_UNR 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin -8- 206 state_d = IdleSt; ==> 207 // Otherwise keep the event detected output signal high. 208 end else begin 209 event_detected_o = 1'b1; ==> 210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; ==> (Excluded) Exclude Annotation: VC_COV_UNR

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T7,T34,T36
IdleSt 0 - - - - - - Covered T4,T5,T6
DebounceSt - 1 - - - - - Covered T34,T36
DebounceSt - 0 1 1 - - - Covered T7,T54,T53
DebounceSt - 0 1 0 - - - Covered T226
DebounceSt - 0 0 - - - - Covered T7,T34,T36
DetectSt - - - - 1 - - Not Covered
DetectSt - - - - 0 1 - Covered T7,T54,T53
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T7,T54,T53
StableSt - - - - - - 0 Covered T7,T54,T53
default - - - - - - - Excluded VC_COV_UNR


219 if (!rst_ni) begin -1- 220 state_q <= IdleSt; ==> 221 end else begin 222 state_q <= state_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


69 if (!rst_ni) begin -1- 70 trigger_active_q <= 1'b0; ==> 71 end else begin 72 trigger_active_q <= trigger_active; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 14 93.33
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 14 93.33




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 8302401 73 0 0
CntIncr_A 8302401 60834 0 0
CntNoWrap_A 8302401 7838033 0 0
DetectStDropOut_A 8302401 0 0 0
DetectedOut_A 8302401 47635 0 0
DetectedPulseOut_A 8302401 35 0 0
DisabledIdleSt_A 8302401 7724675 0 0
DisabledNoDetection_A 8302401 7726542 0 0
EnterDebounceSt_A 8302401 41 0 0
EnterDetectSt_A 8302401 35 0 0
EnterStableSt_A 8302401 35 0 0
PulseIsPulse_A 8302401 35 0 0
StayInStableSt 8302401 47586 0 0
gen_high_level_sva.HighLevelEvent_A 8302401 7840005 0 0
gen_not_sticky_sva.StableStDropOut_A 8302401 21 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 73 0 0
T7 711 4 0 0
T8 590 0 0 0
T9 489 0 0 0
T30 505 0 0 0
T32 604 0 0 0
T34 0 1 0 0
T36 0 1 0 0
T49 0 2 0 0
T53 0 4 0 0
T54 0 2 0 0
T56 0 6 0 0
T68 407 0 0 0
T69 502 0 0 0
T70 404 0 0 0
T84 586 0 0 0
T175 0 2 0 0
T176 0 2 0 0
T177 423 0 0 0
T226 0 1 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 60834 0 0
T7 711 108 0 0
T8 590 0 0 0
T9 489 0 0 0
T30 505 0 0 0
T32 604 0 0 0
T34 0 12 0 0
T36 0 19 0 0
T49 0 111 0 0
T53 0 168 0 0
T54 0 22 0 0
T56 0 294 0 0
T68 407 0 0 0
T69 502 0 0 0
T70 404 0 0 0
T84 586 0 0 0
T117 0 581 0 0
T175 0 32 0 0
T177 423 0 0 0
T226 0 51 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 7838033 0 0
T1 509 108 0 0
T2 655 254 0 0
T4 497 96 0 0
T5 415 14 0 0
T6 423 22 0 0
T14 424 23 0 0
T15 443 42 0 0
T16 501 100 0 0
T17 475 74 0 0
T23 756 4 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 47635 0 0
T7 711 149 0 0
T8 590 0 0 0
T9 489 0 0 0
T30 505 0 0 0
T32 604 0 0 0
T49 0 125 0 0
T53 0 93 0 0
T54 0 81 0 0
T56 0 211 0 0
T68 407 0 0 0
T69 502 0 0 0
T70 404 0 0 0
T84 586 0 0 0
T167 0 217 0 0
T175 0 43 0 0
T176 0 51 0 0
T177 423 0 0 0
T197 0 48 0 0
T203 0 6 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 35 0 0
T7 711 2 0 0
T8 590 0 0 0
T9 489 0 0 0
T30 505 0 0 0
T32 604 0 0 0
T49 0 1 0 0
T53 0 2 0 0
T54 0 1 0 0
T56 0 3 0 0
T68 407 0 0 0
T69 502 0 0 0
T70 404 0 0 0
T84 586 0 0 0
T167 0 2 0 0
T175 0 1 0 0
T176 0 1 0 0
T177 423 0 0 0
T197 0 1 0 0
T203 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 7724675 0 0
T1 509 108 0 0
T2 655 254 0 0
T4 497 96 0 0
T5 415 14 0 0
T6 423 22 0 0
T14 424 23 0 0
T15 443 42 0 0
T16 501 100 0 0
T17 475 74 0 0
T23 756 4 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 7726542 0 0
T1 509 109 0 0
T2 655 255 0 0
T4 497 97 0 0
T5 415 15 0 0
T6 423 23 0 0
T14 424 24 0 0
T15 443 43 0 0
T16 501 101 0 0
T17 475 75 0 0
T23 756 8 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 41 0 0
T7 711 2 0 0
T8 590 0 0 0
T9 489 0 0 0
T30 505 0 0 0
T32 604 0 0 0
T34 0 1 0 0
T36 0 1 0 0
T49 0 2 0 0
T53 0 2 0 0
T54 0 1 0 0
T56 0 3 0 0
T68 407 0 0 0
T69 502 0 0 0
T70 404 0 0 0
T84 586 0 0 0
T117 0 1 0 0
T175 0 1 0 0
T177 423 0 0 0
T226 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 35 0 0
T7 711 2 0 0
T8 590 0 0 0
T9 489 0 0 0
T30 505 0 0 0
T32 604 0 0 0
T49 0 1 0 0
T53 0 2 0 0
T54 0 1 0 0
T56 0 3 0 0
T68 407 0 0 0
T69 502 0 0 0
T70 404 0 0 0
T84 586 0 0 0
T167 0 2 0 0
T175 0 1 0 0
T176 0 1 0 0
T177 423 0 0 0
T197 0 1 0 0
T203 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 35 0 0
T7 711 2 0 0
T8 590 0 0 0
T9 489 0 0 0
T30 505 0 0 0
T32 604 0 0 0
T49 0 1 0 0
T53 0 2 0 0
T54 0 1 0 0
T56 0 3 0 0
T68 407 0 0 0
T69 502 0 0 0
T70 404 0 0 0
T84 586 0 0 0
T167 0 2 0 0
T175 0 1 0 0
T176 0 1 0 0
T177 423 0 0 0
T197 0 1 0 0
T203 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 35 0 0
T7 711 2 0 0
T8 590 0 0 0
T9 489 0 0 0
T30 505 0 0 0
T32 604 0 0 0
T49 0 1 0 0
T53 0 2 0 0
T54 0 1 0 0
T56 0 3 0 0
T68 407 0 0 0
T69 502 0 0 0
T70 404 0 0 0
T84 586 0 0 0
T167 0 2 0 0
T175 0 1 0 0
T176 0 1 0 0
T177 423 0 0 0
T197 0 1 0 0
T203 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 47586 0 0
T7 711 146 0 0
T8 590 0 0 0
T9 489 0 0 0
T30 505 0 0 0
T32 604 0 0 0
T49 0 124 0 0
T53 0 91 0 0
T54 0 80 0 0
T56 0 207 0 0
T68 407 0 0 0
T69 502 0 0 0
T70 404 0 0 0
T84 586 0 0 0
T167 0 215 0 0
T175 0 42 0 0
T176 0 49 0 0
T177 423 0 0 0
T197 0 47 0 0
T203 0 5 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 7840005 0 0
T1 509 109 0 0
T2 655 255 0 0
T4 497 97 0 0
T5 415 15 0 0
T6 423 23 0 0
T14 424 24 0 0
T15 443 43 0 0
T16 501 101 0 0
T17 475 75 0 0
T23 756 8 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 21 0 0
T7 711 1 0 0
T8 590 0 0 0
T9 489 0 0 0
T30 505 0 0 0
T32 604 0 0 0
T49 0 1 0 0
T53 0 2 0 0
T54 0 1 0 0
T56 0 2 0 0
T68 407 0 0 0
T69 502 0 0 0
T70 404 0 0 0
T84 586 0 0 0
T167 0 2 0 0
T175 0 1 0 0
T177 423 0 0 0
T197 0 1 0 0
T198 0 1 0 0
T203 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL464495.65
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323093.75
ALWAYS21933100.00

57 if (EventType inside {LowLevel, EdgeToLow}) begin : gen_trigger_active_low 58 1/1 assign trigger_active = (trigger_i == 1'b0); Tests: T4 T5 T6  59 end else begin : gen_trigger_active_high 60 assign trigger_active = (trigger_i == 1'b1); 61 end 62 63 // In case of edge events, we also need to detect the transition. 64 logic trigger_event; 65 if (EventType inside {EdgeToLow, EdgeToHigh}) begin : gen_trigger_event_edge 66 // This flop is always active, no matter the enable state. 67 logic trigger_active_q; 68 always_ff @(posedge clk_i or negedge rst_ni) begin : p_trigger_reg 69 1/1 if (!rst_ni) begin Tests: T4 T5 T6  70 1/1 trigger_active_q <= 1'b0; Tests: T4 T5 T6  71 end else begin 72 1/1 trigger_active_q <= trigger_active; Tests: T4 T5 T6  73 end 74 end 75 76 1/1 assign trigger_event = trigger_active & ~trigger_active_q; Tests: T4 T5 T6  77 // In case of level events, the event is equal to the level being active. 78 end else begin : gen_trigger_event_level 79 assign trigger_event = trigger_active; 80 end 81 82 ///////////////// 83 // Timer Logic // 84 ///////////////// 85 86 // Take the maximum width of both timer values. 87 localparam int unsigned TimerWidth = 88 (DetectTimerWidth > DebounceTimerWidth) ? DetectTimerWidth : DebounceTimerWidth; 89 90 logic cnt_en, cnt_clr; 91 logic [TimerWidth-1:0] cnt_d, cnt_q; 92 1/1 assign cnt_d = (cnt_clr) ? '0 : Tests: T2 T34 T36  93 (cnt_en) ? cnt_q + 1'b1 : 94 cnt_q; 95 96 97 logic cnt_done, thresh_sel; 98 logic [TimerWidth-1:0] thresh; 99 1/1 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : Tests: T1 T15 T2  100 TimerWidth'(cfg_debounce_timer_i); 101 1/1 assign cnt_done = (cnt_q >= thresh); Tests: T1 T15 T2  102 103 always_ff @(posedge clk_i or negedge rst_ni) begin : p_cnt_reg 104 1/1 if (!rst_ni) begin Tests: T4 T5 T6  105 1/1 cnt_q <= '0; Tests: T4 T5 T6  106 end else begin 107 1/1 cnt_q <= cnt_d; Tests: T4 T5 T6  108 end 109 end 110 111 ///////// 112 // FSM // 113 ///////// 114 115 typedef enum logic [1:0] { 116 IdleSt, 117 DebounceSt, 118 DetectSt, 119 StableSt 120 } state_t; 121 122 state_t state_d, state_q; 123 124 always_comb begin : p_fsm 125 1/1 state_d = state_q; Tests: T4 T5 T6  126 127 // Counter controls (clear has priority). 128 1/1 cnt_clr = 1'b0; Tests: T4 T5 T6  129 1/1 cnt_en = 1'b0; Tests: T4 T5 T6  130 131 // Detected outputs 132 1/1 event_detected_o = 1'b0; Tests: T4 T5 T6  133 1/1 event_detected_pulse_o = 1'b0; Tests: T4 T5 T6  134 135 // Threshold select 136 // 0: debounce 137 // 1: detect 138 1/1 thresh_sel = 1'b0; Tests: T4 T5 T6  139 140 1/1 unique case (state_q) Tests: T4 T5 T6  141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 1/1 if (trigger_event && cfg_enable_i) begin Tests: T4 T5 T6  148 1/1 state_d = DebounceSt; Tests: T2 T34 T36  149 1/1 cnt_en = 1'b1; Tests: T2 T34 T36  150 end MISSING_ELSE 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 1/1 cnt_en = 1'b1; Tests: T2 T34 T36  161 // Unconditionally go back to idle if the detector is disabled. 162 1/1 if (!cfg_enable_i) begin Tests: T2 T34 T36  163 1/1 state_d = IdleSt; Tests: T34 T36  164 1/1 cnt_clr = 1'b1; Tests: T34 T36  165 1/1 end else if (cnt_done) begin Tests: T2 T34 T36  166 1/1 cnt_clr = 1'b1; Tests: T2 T50 T51  167 1/1 if (trigger_active) begin Tests: T2 T50 T51  168 1/1 state_d = DetectSt; Tests: T2 T50 T51  169 end else begin 170 1/1 state_d = IdleSt; Tests: T167  171 end 172 end MISSING_ELSE 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 1/1 thresh_sel = 1'b1; Tests: T2 T50 T51  182 1/1 cnt_en = 1'b1; Tests: T2 T50 T51  183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 1/1 if (!cfg_enable_i || !trigger_active) begin Tests: T2 T50 T51  186 0/1 ==> state_d = IdleSt; 187 0/1 ==> cnt_clr = 1'b1; 188 // If the trigger is active, count up. 189 end else begin 190 1/1 if (cnt_done) begin Tests: T2 T50 T51  191 1/1 state_d = StableSt; Tests: T2 T50 T51  192 1/1 cnt_clr = 1'b1; Tests: T2 T50 T51  193 1/1 event_detected_o = 1'b1; Tests: T2 T50 T51  194 1/1 event_detected_pulse_o = 1'b1; Tests: T2 T50 T51  195 end ==> MISSING_ELSE 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 1/1 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin Tests: T2 T50 T51  206 1/1 state_d = IdleSt; Tests: T2 T50 T51  207 // Otherwise keep the event detected output signal high. 208 end else begin 209 1/1 event_detected_o = 1'b1; Tests: T2 T50 T51  210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; Exclude Annotation: VC_COV_UNR 215 endcase // state_q 216 end 217 218 always_ff @(posedge clk_i or negedge rst_ni) begin : p_fsm_reg 219 1/1 if (!rst_ni) begin Tests: T4 T5 T6  220 1/1 state_q <= IdleSt; Tests: T4 T5 T6  221 end else begin 222 1/1 state_q <= state_d; Tests: T4 T5 T6 

Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions221986.36
Logical221986.36
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT4,T5,T6

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT4,T5,T6
11CoveredT4,T5,T6

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT2,T34,T36

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT2,T34,T36

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT2,T50,T51

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT2,T94,T34
10CoveredT4,T5,T6
11CoveredT2,T34,T36

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT2,T50,T51
01Not Covered
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT2,T50,T51
01CoveredT2,T50,T51
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT2,T50,T51
1-CoveredT2,T50,T51

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 5 83.33
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T2,T34,T36
DetectSt 168 Covered T2,T50,T51
IdleSt 163 Covered T4,T5,T6
StableSt 191 Covered T2,T50,T51


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T2,T50,T51
DebounceSt->IdleSt 163 Covered T34,T36,T167
DetectSt->IdleSt 186 Not Covered
DetectSt->StableSt 191 Covered T2,T50,T51
IdleSt->DebounceSt 148 Covered T2,T34,T36
StableSt->IdleSt 206 Covered T2,T50,T51



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 21 20 95.24
TERNARY 92 3 3 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00


92 assign cnt_d = (cnt_clr) ? '0 : -1- ==> 93 (cnt_en) ? cnt_q + 1'b1 : -2- ==> ==>

Branches:
-1--2-StatusTests
1 - Covered T2,T34,T36
0 1 Covered T2,T34,T36
0 0 Covered T4,T5,T6


99 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T2,T50,T51
0 Covered T4,T5,T6


104 if (!rst_ni) begin -1- 105 cnt_q <= '0; ==> 106 end else begin 107 cnt_q <= cnt_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


140 unique case (state_q) -1- 141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 if (trigger_event && cfg_enable_i) begin -2- 148 state_d = DebounceSt; ==> 149 cnt_en = 1'b1; 150 end MISSING_ELSE ==> 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 cnt_en = 1'b1; 161 // Unconditionally go back to idle if the detector is disabled. 162 if (!cfg_enable_i) begin -3- 163 state_d = IdleSt; ==> 164 cnt_clr = 1'b1; 165 end else if (cnt_done) begin -4- 166 cnt_clr = 1'b1; 167 if (trigger_active) begin -5- 168 state_d = DetectSt; ==> 169 end else begin 170 state_d = IdleSt; ==> 171 end 172 end MISSING_ELSE ==> 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 thresh_sel = 1'b1; 182 cnt_en = 1'b1; 183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 if (!cfg_enable_i || !trigger_active) begin -6- 186 state_d = IdleSt; ==> 187 cnt_clr = 1'b1; 188 // If the trigger is active, count up. 189 end else begin 190 if (cnt_done) begin -7- 191 state_d = StableSt; ==> 192 cnt_clr = 1'b1; 193 event_detected_o = 1'b1; 194 event_detected_pulse_o = 1'b1; 195 end MISSING_ELSE ==> (Excluded) Exclude Annotation: VC_COV_UNR 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin -8- 206 state_d = IdleSt; ==> 207 // Otherwise keep the event detected output signal high. 208 end else begin 209 event_detected_o = 1'b1; ==> 210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; ==> (Excluded) Exclude Annotation: VC_COV_UNR

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T2,T34,T36
IdleSt 0 - - - - - - Covered T4,T5,T6
DebounceSt - 1 - - - - - Covered T34,T36
DebounceSt - 0 1 1 - - - Covered T2,T50,T51
DebounceSt - 0 1 0 - - - Covered T167
DebounceSt - 0 0 - - - - Covered T2,T34,T36
DetectSt - - - - 1 - - Not Covered
DetectSt - - - - 0 1 - Covered T2,T50,T51
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T2,T50,T51
StableSt - - - - - - 0 Covered T2,T50,T51
default - - - - - - - Excluded VC_COV_UNR


219 if (!rst_ni) begin -1- 220 state_q <= IdleSt; ==> 221 end else begin 222 state_q <= state_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


69 if (!rst_ni) begin -1- 70 trigger_active_q <= 1'b0; ==> 71 end else begin 72 trigger_active_q <= trigger_active; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 15 93.75
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 15 93.75




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 8302401 47 0 0
CntIncr_A 8302401 36112 0 0
CntNoWrap_A 8302401 7838059 0 0
DetectStDropOut_A 8302401 0 0 0
DetectedOut_A 8302401 17509 0 0
DetectedPulseOut_A 8302401 22 0 0
DisabledIdleSt_A 8302401 7550010 0 0
DisabledNoDetection_A 8302401 7551879 0 0
EnterDebounceSt_A 8302401 25 0 0
EnterDetectSt_A 8302401 22 0 0
EnterStableSt_A 8302401 22 0 0
PulseIsPulse_A 8302401 22 0 0
StayInStableSt 8302401 17474 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 8302401 5612 0 0
gen_low_level_sva.LowLevelEvent_A 8302401 7840005 0 0
gen_not_sticky_sva.StableStDropOut_A 8302401 9 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 47 0 0
T2 655 4 0 0
T3 478 0 0 0
T7 711 0 0 0
T17 475 0 0 0
T18 522 0 0 0
T19 2161 0 0 0
T20 402 0 0 0
T29 489 0 0 0
T31 524 0 0 0
T34 0 1 0 0
T36 0 1 0 0
T49 0 2 0 0
T50 0 4 0 0
T51 0 2 0 0
T54 0 2 0 0
T68 407 0 0 0
T166 0 4 0 0
T216 0 2 0 0
T226 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 36112 0 0
T2 655 40 0 0
T3 478 0 0 0
T7 711 0 0 0
T17 475 0 0 0
T18 522 0 0 0
T19 2161 0 0 0
T20 402 0 0 0
T29 489 0 0 0
T31 524 0 0 0
T34 0 13 0 0
T36 0 20 0 0
T49 0 80 0 0
T50 0 32 0 0
T51 0 30 0 0
T54 0 22 0 0
T68 407 0 0 0
T166 0 40 0 0
T216 0 71 0 0
T226 0 51 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 7838059 0 0
T1 509 108 0 0
T2 655 250 0 0
T4 497 96 0 0
T5 415 14 0 0
T6 423 22 0 0
T14 424 23 0 0
T15 443 42 0 0
T16 501 100 0 0
T17 475 74 0 0
T23 756 4 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 17509 0 0
T2 655 83 0 0
T3 478 0 0 0
T7 711 0 0 0
T17 475 0 0 0
T18 522 0 0 0
T19 2161 0 0 0
T20 402 0 0 0
T29 489 0 0 0
T31 524 0 0 0
T49 0 17 0 0
T50 0 86 0 0
T51 0 79 0 0
T54 0 43 0 0
T68 407 0 0 0
T166 0 78 0 0
T167 0 201 0 0
T168 0 107 0 0
T216 0 38 0 0
T226 0 38 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 22 0 0
T2 655 2 0 0
T3 478 0 0 0
T7 711 0 0 0
T17 475 0 0 0
T18 522 0 0 0
T19 2161 0 0 0
T20 402 0 0 0
T29 489 0 0 0
T31 524 0 0 0
T49 0 1 0 0
T50 0 2 0 0
T51 0 1 0 0
T54 0 1 0 0
T68 407 0 0 0
T166 0 2 0 0
T167 0 1 0 0
T168 0 1 0 0
T216 0 1 0 0
T226 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 7550010 0 0
T1 509 108 0 0
T2 655 4 0 0
T4 497 96 0 0
T5 415 14 0 0
T6 423 22 0 0
T14 424 23 0 0
T15 443 42 0 0
T16 501 100 0 0
T17 475 74 0 0
T23 756 4 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 7551879 0 0
T1 509 109 0 0
T2 655 4 0 0
T4 497 97 0 0
T5 415 15 0 0
T6 423 23 0 0
T14 424 24 0 0
T15 443 43 0 0
T16 501 101 0 0
T17 475 75 0 0
T23 756 8 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 25 0 0
T2 655 2 0 0
T3 478 0 0 0
T7 711 0 0 0
T17 475 0 0 0
T18 522 0 0 0
T19 2161 0 0 0
T20 402 0 0 0
T29 489 0 0 0
T31 524 0 0 0
T34 0 1 0 0
T36 0 1 0 0
T49 0 1 0 0
T50 0 2 0 0
T51 0 1 0 0
T54 0 1 0 0
T68 407 0 0 0
T166 0 2 0 0
T216 0 1 0 0
T226 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 22 0 0
T2 655 2 0 0
T3 478 0 0 0
T7 711 0 0 0
T17 475 0 0 0
T18 522 0 0 0
T19 2161 0 0 0
T20 402 0 0 0
T29 489 0 0 0
T31 524 0 0 0
T49 0 1 0 0
T50 0 2 0 0
T51 0 1 0 0
T54 0 1 0 0
T68 407 0 0 0
T166 0 2 0 0
T167 0 1 0 0
T168 0 1 0 0
T216 0 1 0 0
T226 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 22 0 0
T2 655 2 0 0
T3 478 0 0 0
T7 711 0 0 0
T17 475 0 0 0
T18 522 0 0 0
T19 2161 0 0 0
T20 402 0 0 0
T29 489 0 0 0
T31 524 0 0 0
T49 0 1 0 0
T50 0 2 0 0
T51 0 1 0 0
T54 0 1 0 0
T68 407 0 0 0
T166 0 2 0 0
T167 0 1 0 0
T168 0 1 0 0
T216 0 1 0 0
T226 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 22 0 0
T2 655 2 0 0
T3 478 0 0 0
T7 711 0 0 0
T17 475 0 0 0
T18 522 0 0 0
T19 2161 0 0 0
T20 402 0 0 0
T29 489 0 0 0
T31 524 0 0 0
T49 0 1 0 0
T50 0 2 0 0
T51 0 1 0 0
T54 0 1 0 0
T68 407 0 0 0
T166 0 2 0 0
T167 0 1 0 0
T168 0 1 0 0
T216 0 1 0 0
T226 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 17474 0 0
T2 655 80 0 0
T3 478 0 0 0
T7 711 0 0 0
T17 475 0 0 0
T18 522 0 0 0
T19 2161 0 0 0
T20 402 0 0 0
T29 489 0 0 0
T31 524 0 0 0
T49 0 16 0 0
T50 0 84 0 0
T51 0 78 0 0
T54 0 41 0 0
T68 407 0 0 0
T166 0 75 0 0
T167 0 199 0 0
T168 0 105 0 0
T216 0 36 0 0
T226 0 36 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 5612 0 0
T1 509 0 0 0
T2 655 2 0 0
T4 497 9 0 0
T5 415 1 0 0
T6 423 1 0 0
T14 424 3 0 0
T15 443 0 0 0
T16 501 4 0 0
T17 475 0 0 0
T18 0 4 0 0
T19 0 8 0 0
T23 756 0 0 0
T29 0 9 0 0
T31 0 4 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 7840005 0 0
T1 509 109 0 0
T2 655 255 0 0
T4 497 97 0 0
T5 415 15 0 0
T6 423 23 0 0
T14 424 24 0 0
T15 443 43 0 0
T16 501 101 0 0
T17 475 75 0 0
T23 756 8 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 9 0 0
T2 655 1 0 0
T3 478 0 0 0
T7 711 0 0 0
T17 475 0 0 0
T18 522 0 0 0
T19 2161 0 0 0
T20 402 0 0 0
T29 489 0 0 0
T31 524 0 0 0
T49 0 1 0 0
T50 0 2 0 0
T51 0 1 0 0
T68 407 0 0 0
T112 0 1 0 0
T166 0 1 0 0
T201 0 1 0 0
T223 0 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%