dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect_pre

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_sysrst_ctrl_combo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_sysrst_ctrl_combo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect_pre
tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect_pre
Line No.TotalCoveredPercent
TOTAL4343100.00
CONT_ASSIGN6011100.00
CONT_ASSIGN7911100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00

59 end else begin : gen_trigger_active_high 60 1/1 assign trigger_active = (trigger_i == 1'b1); Tests: T34 T35 T36  61 end 62 63 // In case of edge events, we also need to detect the transition. 64 logic trigger_event; 65 if (EventType inside {EdgeToLow, EdgeToHigh}) begin : gen_trigger_event_edge 66 // This flop is always active, no matter the enable state. 67 logic trigger_active_q; 68 always_ff @(posedge clk_i or negedge rst_ni) begin : p_trigger_reg 69 if (!rst_ni) begin 70 trigger_active_q <= 1'b0; 71 end else begin 72 trigger_active_q <= trigger_active; 73 end 74 end 75 76 assign trigger_event = trigger_active & ~trigger_active_q; 77 // In case of level events, the event is equal to the level being active. 78 end else begin : gen_trigger_event_level 79 1/1 assign trigger_event = trigger_active; Tests: T34 T35 T36  80 end 81 82 ///////////////// 83 // Timer Logic // 84 ///////////////// 85 86 // Take the maximum width of both timer values. 87 localparam int unsigned TimerWidth = 88 (DetectTimerWidth > DebounceTimerWidth) ? DetectTimerWidth : DebounceTimerWidth; 89 90 logic cnt_en, cnt_clr; 91 logic [TimerWidth-1:0] cnt_d, cnt_q; 92 1/1 assign cnt_d = (cnt_clr) ? '0 : Tests: T34 T35 T36  93 (cnt_en) ? cnt_q + 1'b1 : 94 cnt_q; 95 96 97 logic cnt_done, thresh_sel; 98 logic [TimerWidth-1:0] thresh; 99 1/1 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : Tests: T1 T15 T2  100 TimerWidth'(cfg_debounce_timer_i); 101 1/1 assign cnt_done = (cnt_q >= thresh); Tests: T1 T15 T2  102 103 always_ff @(posedge clk_i or negedge rst_ni) begin : p_cnt_reg 104 1/1 if (!rst_ni) begin Tests: T4 T5 T6  105 1/1 cnt_q <= '0; Tests: T4 T5 T6  106 end else begin 107 1/1 cnt_q <= cnt_d; Tests: T4 T5 T6  108 end 109 end 110 111 ///////// 112 // FSM // 113 ///////// 114 115 typedef enum logic [1:0] { 116 IdleSt, 117 DebounceSt, 118 DetectSt, 119 StableSt 120 } state_t; 121 122 state_t state_d, state_q; 123 124 always_comb begin : p_fsm 125 1/1 state_d = state_q; Tests: T34 T35 T36  126 127 // Counter controls (clear has priority). 128 1/1 cnt_clr = 1'b0; Tests: T34 T35 T36  129 1/1 cnt_en = 1'b0; Tests: T34 T35 T36  130 131 // Detected outputs 132 1/1 event_detected_o = 1'b0; Tests: T34 T35 T36  133 1/1 event_detected_pulse_o = 1'b0; Tests: T34 T35 T36  134 135 // Threshold select 136 // 0: debounce 137 // 1: detect 138 1/1 thresh_sel = 1'b0; Tests: T34 T35 T36  139 140 1/1 unique case (state_q) Tests: T34 T35 T36  141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 1/1 if (trigger_event && cfg_enable_i) begin Tests: T34 T35 T36  148 1/1 state_d = DebounceSt; Tests: T34 T35 T36  149 1/1 cnt_en = 1'b1; Tests: T34 T35 T36  150 end MISSING_ELSE 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 1/1 cnt_en = 1'b1; Tests: T34 T35 T36  161 // Unconditionally go back to idle if the detector is disabled. 162 1/1 if (!cfg_enable_i) begin Tests: T34 T35 T36  163 1/1 state_d = IdleSt; Tests: T34 T36  164 1/1 cnt_clr = 1'b1; Tests: T34 T36  165 1/1 end else if (cnt_done) begin Tests: T34 T35 T36  166 1/1 cnt_clr = 1'b1; Tests: T34 T35 T36  167 1/1 if (trigger_active) begin Tests: T34 T35 T36  168 1/1 state_d = DetectSt; Tests: T34 T35 T36  169 end else begin 170 1/1 state_d = IdleSt; Tests: T34 T36 T108  171 end 172 end MISSING_ELSE 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 1/1 thresh_sel = 1'b1; Tests: T34 T35 T36  182 1/1 cnt_en = 1'b1; Tests: T34 T35 T36  183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 1/1 if (!cfg_enable_i || !trigger_active) begin Tests: T34 T35 T36  186 1/1 state_d = IdleSt; Tests: T34 T35 T36  187 1/1 cnt_clr = 1'b1; Tests: T34 T35 T36  188 // If the trigger is active, count up. 189 end else begin 190 1/1 if (cnt_done) begin Tests: T34 T35 T36  191 1/1 state_d = StableSt; Tests: T34 T36 T59  192 1/1 cnt_clr = 1'b1; Tests: T34 T36 T59  193 1/1 event_detected_o = 1'b1; Tests: T34 T36 T59  194 1/1 event_detected_pulse_o = 1'b1; Tests: T34 T36 T59  195 end MISSING_ELSE 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 1/1 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin Tests: T34 T36 T59  206 1/1 state_d = IdleSt; Tests: T34 T36 T59  207 // Otherwise keep the event detected output signal high. 208 end else begin 209 1/1 event_detected_o = 1'b1; Tests: T34 T36 T59  210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; Exclude Annotation: VC_COV_UNR 215 endcase // state_q 216 end 217 218 always_ff @(posedge clk_i or negedge rst_ni) begin : p_fsm_reg 219 1/1 if (!rst_ni) begin Tests: T4 T5 T6  220 1/1 state_q <= IdleSt; Tests: T4 T5 T6  221 end else begin 222 1/1 state_q <= state_d; Tests: T4 T5 T6 

Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect_pre
TotalCoveredPercent
Conditions1919100.00
Logical1919100.00
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT34,T35,T36
1CoveredT4,T5,T6

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT34,T35,T36

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT34,T35,T36

 LINE       99
 EXPRESSION (thresh_sel ? (32'(cfg_detect_timer_i)) : (32'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT34,T35,T36

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT34,T35,T36
10CoveredT34,T35,T36
11CoveredT34,T35,T36

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT34,T35,T36
01CoveredT34,T35,T36
10CoveredT34,T35,T36

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT34,T36,T59
01CoveredT34,T36,T59
10CoveredT36,T263

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT34,T36,T59
1-CoveredT34,T36,T59

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect_pre
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T34,T35,T36
DetectSt 168 Covered T34,T35,T36
IdleSt 163 Covered T4,T5,T6
StableSt 191 Covered T34,T36,T59


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T34,T35,T36
DebounceSt->IdleSt 163 Covered T34,T36,T108
DetectSt->IdleSt 186 Covered T34,T35,T36
DetectSt->StableSt 191 Covered T34,T36,T59
IdleSt->DebounceSt 148 Covered T34,T35,T36
StableSt->IdleSt 206 Covered T34,T36,T59



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect_pre
Line No.TotalCoveredPercent
Branches 20 20 100.00
TERNARY 92 3 3 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 11 11 100.00
IF 219 2 2 100.00


92 assign cnt_d = (cnt_clr) ? '0 : -1- ==> 93 (cnt_en) ? cnt_q + 1'b1 : -2- ==> ==>

Branches:
-1--2-StatusTests
1 - Covered T34,T35,T36
0 1 Covered T34,T35,T36
0 0 Covered T4,T5,T6


99 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T34,T35,T36
0 Covered T4,T5,T6


104 if (!rst_ni) begin -1- 105 cnt_q <= '0; ==> 106 end else begin 107 cnt_q <= cnt_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


140 unique case (state_q) -1- 141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 if (trigger_event && cfg_enable_i) begin -2- 148 state_d = DebounceSt; ==> 149 cnt_en = 1'b1; 150 end MISSING_ELSE ==> 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 cnt_en = 1'b1; 161 // Unconditionally go back to idle if the detector is disabled. 162 if (!cfg_enable_i) begin -3- 163 state_d = IdleSt; ==> 164 cnt_clr = 1'b1; 165 end else if (cnt_done) begin -4- 166 cnt_clr = 1'b1; 167 if (trigger_active) begin -5- 168 state_d = DetectSt; ==> 169 end else begin 170 state_d = IdleSt; ==> 171 end 172 end MISSING_ELSE ==> 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 thresh_sel = 1'b1; 182 cnt_en = 1'b1; 183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 if (!cfg_enable_i || !trigger_active) begin -6- 186 state_d = IdleSt; ==> 187 cnt_clr = 1'b1; 188 // If the trigger is active, count up. 189 end else begin 190 if (cnt_done) begin -7- 191 state_d = StableSt; ==> 192 cnt_clr = 1'b1; 193 event_detected_o = 1'b1; 194 event_detected_pulse_o = 1'b1; 195 end MISSING_ELSE ==> 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin -8- 206 state_d = IdleSt; ==> 207 // Otherwise keep the event detected output signal high. 208 end else begin 209 event_detected_o = 1'b1; ==> 210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; ==> (Excluded) Exclude Annotation: VC_COV_UNR

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T34,T35,T36
IdleSt 0 - - - - - - Covered T34,T35,T36
DebounceSt - 1 - - - - - Covered T34,T36
DebounceSt - 0 1 1 - - - Covered T34,T35,T36
DebounceSt - 0 1 0 - - - Covered T34,T36,T108
DebounceSt - 0 0 - - - - Covered T34,T35,T36
DetectSt - - - - 1 - - Covered T34,T35,T36
DetectSt - - - - 0 1 - Covered T34,T36,T59
DetectSt - - - - 0 0 - Covered T34,T35,T36
StableSt - - - - - - 1 Covered T34,T36,T59
StableSt - - - - - - 0 Covered T34,T36,T59
default - - - - - - - Excluded VC_COV_UNR


219 if (!rst_ni) begin -1- 220 state_q <= IdleSt; ==> 221 end else begin 222 state_q <= state_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect_pre
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 16 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 16 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 8302401 2774 0 0
CntIncr_A 8302401 97476 0 0
CntNoWrap_A 8302401 7835332 0 0
DetectStDropOut_A 8302401 292 0 0
DetectedOut_A 8302401 72445 0 0
DetectedPulseOut_A 8302401 905 0 0
DisabledIdleSt_A 8302401 7360534 0 0
DisabledNoDetection_A 8302401 7362252 0 0
EnterDebounceSt_A 8302401 1399 0 0
EnterDetectSt_A 8302401 1375 0 0
EnterStableSt_A 8302401 905 0 0
PulseIsPulse_A 8302401 905 0 0
StayInStableSt 8302401 71446 0 0
gen_high_event_sva.HighLevelEvent_A 8302401 7840005 0 0
gen_high_level_sva.HighLevelEvent_A 8302401 7840005 0 0
gen_not_sticky_sva.StableStDropOut_A 8302401 804 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 2774 0 0
T22 1545 0 0 0
T34 5906 16 0 0
T35 24747 24 0 0
T36 6770 16 0 0
T43 0 48 0 0
T48 0 38 0 0
T58 0 30 0 0
T59 0 60 0 0
T71 492 0 0 0
T72 525 0 0 0
T96 0 12 0 0
T97 0 46 0 0
T98 0 54 0 0
T99 440 0 0 0
T100 502 0 0 0
T101 507 0 0 0
T102 424 0 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 97476 0 0
T22 1545 0 0 0
T34 5906 445 0 0
T35 24747 753 0 0
T36 6770 488 0 0
T43 0 6672 0 0
T48 0 1273 0 0
T58 0 909 0 0
T59 0 1230 0 0
T71 492 0 0 0
T72 525 0 0 0
T96 0 378 0 0
T97 0 1173 0 0
T98 0 1654 0 0
T99 440 0 0 0
T100 502 0 0 0
T101 507 0 0 0
T102 424 0 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 7835332 0 0
T1 509 108 0 0
T2 655 254 0 0
T4 497 96 0 0
T5 415 14 0 0
T6 423 22 0 0
T14 424 23 0 0
T15 443 42 0 0
T16 501 100 0 0
T17 475 74 0 0
T23 756 4 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 292 0 0
T22 1545 0 0 0
T34 5906 1 0 0
T35 24747 4 0 0
T36 6770 1 0 0
T58 0 6 0 0
T71 492 0 0 0
T72 525 0 0 0
T96 0 6 0 0
T98 0 27 0 0
T99 440 0 0 0
T100 502 0 0 0
T101 507 0 0 0
T102 424 0 0 0
T108 0 2 0 0
T109 0 9 0 0
T231 0 11 0 0
T264 0 2 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 72445 0 0
T22 1545 0 0 0
T34 5906 229 0 0
T35 24747 0 0 0
T36 6770 300 0 0
T43 0 5237 0 0
T45 0 982 0 0
T48 0 1822 0 0
T59 0 2157 0 0
T71 492 0 0 0
T72 525 0 0 0
T97 0 888 0 0
T99 440 0 0 0
T100 502 0 0 0
T101 507 0 0 0
T102 424 0 0 0
T122 0 269 0 0
T123 0 58 0 0
T228 0 1358 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 905 0 0
T22 1545 0 0 0
T34 5906 5 0 0
T35 24747 0 0 0
T36 6770 5 0 0
T43 0 24 0 0
T45 0 6 0 0
T48 0 19 0 0
T59 0 30 0 0
T71 492 0 0 0
T72 525 0 0 0
T97 0 23 0 0
T99 440 0 0 0
T100 502 0 0 0
T101 507 0 0 0
T102 424 0 0 0
T122 0 20 0 0
T123 0 12 0 0
T228 0 21 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 7360534 0 0
T1 509 108 0 0
T2 655 254 0 0
T4 497 96 0 0
T5 415 14 0 0
T6 423 22 0 0
T14 424 23 0 0
T15 443 42 0 0
T16 501 100 0 0
T17 475 74 0 0
T23 756 4 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 7362252 0 0
T1 509 109 0 0
T2 655 255 0 0
T4 497 97 0 0
T5 415 15 0 0
T6 423 23 0 0
T14 424 24 0 0
T15 443 43 0 0
T16 501 101 0 0
T17 475 75 0 0
T23 756 8 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 1399 0 0
T22 1545 0 0 0
T34 5906 9 0 0
T35 24747 12 0 0
T36 6770 9 0 0
T43 0 24 0 0
T48 0 19 0 0
T58 0 15 0 0
T59 0 30 0 0
T71 492 0 0 0
T72 525 0 0 0
T96 0 6 0 0
T97 0 23 0 0
T98 0 27 0 0
T99 440 0 0 0
T100 502 0 0 0
T101 507 0 0 0
T102 424 0 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 1375 0 0
T22 1545 0 0 0
T34 5906 7 0 0
T35 24747 12 0 0
T36 6770 7 0 0
T43 0 24 0 0
T48 0 19 0 0
T58 0 15 0 0
T59 0 30 0 0
T71 492 0 0 0
T72 525 0 0 0
T96 0 6 0 0
T97 0 23 0 0
T98 0 27 0 0
T99 440 0 0 0
T100 502 0 0 0
T101 507 0 0 0
T102 424 0 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 905 0 0
T22 1545 0 0 0
T34 5906 5 0 0
T35 24747 0 0 0
T36 6770 5 0 0
T43 0 24 0 0
T45 0 6 0 0
T48 0 19 0 0
T59 0 30 0 0
T71 492 0 0 0
T72 525 0 0 0
T97 0 23 0 0
T99 440 0 0 0
T100 502 0 0 0
T101 507 0 0 0
T102 424 0 0 0
T122 0 20 0 0
T123 0 12 0 0
T228 0 21 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 905 0 0
T22 1545 0 0 0
T34 5906 5 0 0
T35 24747 0 0 0
T36 6770 5 0 0
T43 0 24 0 0
T45 0 6 0 0
T48 0 19 0 0
T59 0 30 0 0
T71 492 0 0 0
T72 525 0 0 0
T97 0 23 0 0
T99 440 0 0 0
T100 502 0 0 0
T101 507 0 0 0
T102 424 0 0 0
T122 0 20 0 0
T123 0 12 0 0
T228 0 21 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 71446 0 0
T22 1545 0 0 0
T34 5906 224 0 0
T35 24747 0 0 0
T36 6770 295 0 0
T43 0 5211 0 0
T45 0 974 0 0
T48 0 1800 0 0
T59 0 2126 0 0
T71 492 0 0 0
T72 525 0 0 0
T97 0 864 0 0
T99 440 0 0 0
T100 502 0 0 0
T101 507 0 0 0
T102 424 0 0 0
T122 0 248 0 0
T123 0 46 0 0
T228 0 1335 0 0

gen_high_event_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 7840005 0 0
T1 509 109 0 0
T2 655 255 0 0
T4 497 97 0 0
T5 415 15 0 0
T6 423 23 0 0
T14 424 24 0 0
T15 443 43 0 0
T16 501 101 0 0
T17 475 75 0 0
T23 756 8 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 7840005 0 0
T1 509 109 0 0
T2 655 255 0 0
T4 497 97 0 0
T5 415 15 0 0
T6 423 23 0 0
T14 424 24 0 0
T15 443 43 0 0
T16 501 101 0 0
T17 475 75 0 0
T23 756 8 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 804 0 0
T22 1545 0 0 0
T34 5906 5 0 0
T35 24747 0 0 0
T36 6770 4 0 0
T43 0 22 0 0
T45 0 4 0 0
T48 0 16 0 0
T59 0 29 0 0
T71 492 0 0 0
T72 525 0 0 0
T97 0 22 0 0
T99 440 0 0 0
T100 502 0 0 0
T101 507 0 0 0
T102 424 0 0 0
T122 0 19 0 0
T123 0 12 0 0
T228 0 19 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00

59 end else begin : gen_trigger_active_high 60 1/1 assign trigger_active = (trigger_i == 1'b1); Tests: T34 T35 T36  61 end 62 63 // In case of edge events, we also need to detect the transition. 64 logic trigger_event; 65 if (EventType inside {EdgeToLow, EdgeToHigh}) begin : gen_trigger_event_edge 66 // This flop is always active, no matter the enable state. 67 logic trigger_active_q; 68 always_ff @(posedge clk_i or negedge rst_ni) begin : p_trigger_reg 69 1/1 if (!rst_ni) begin Tests: T4 T5 T6  70 1/1 trigger_active_q <= 1'b0; Tests: T4 T5 T6  71 end else begin 72 1/1 trigger_active_q <= trigger_active; Tests: T4 T5 T6  73 end 74 end 75 76 1/1 assign trigger_event = trigger_active & ~trigger_active_q; Tests: T4 T5 T6  77 // In case of level events, the event is equal to the level being active. 78 end else begin : gen_trigger_event_level 79 assign trigger_event = trigger_active; 80 end 81 82 ///////////////// 83 // Timer Logic // 84 ///////////////// 85 86 // Take the maximum width of both timer values. 87 localparam int unsigned TimerWidth = 88 (DetectTimerWidth > DebounceTimerWidth) ? DetectTimerWidth : DebounceTimerWidth; 89 90 logic cnt_en, cnt_clr; 91 logic [TimerWidth-1:0] cnt_d, cnt_q; 92 1/1 assign cnt_d = (cnt_clr) ? '0 : Tests: T34 T36 T46  93 (cnt_en) ? cnt_q + 1'b1 : 94 cnt_q; 95 96 97 logic cnt_done, thresh_sel; 98 logic [TimerWidth-1:0] thresh; 99 1/1 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : Tests: T1 T15 T2  100 TimerWidth'(cfg_debounce_timer_i); 101 1/1 assign cnt_done = (cnt_q >= thresh); Tests: T1 T15 T2  102 103 always_ff @(posedge clk_i or negedge rst_ni) begin : p_cnt_reg 104 1/1 if (!rst_ni) begin Tests: T4 T5 T6  105 1/1 cnt_q <= '0; Tests: T4 T5 T6  106 end else begin 107 1/1 cnt_q <= cnt_d; Tests: T4 T5 T6  108 end 109 end 110 111 ///////// 112 // FSM // 113 ///////// 114 115 typedef enum logic [1:0] { 116 IdleSt, 117 DebounceSt, 118 DetectSt, 119 StableSt 120 } state_t; 121 122 state_t state_d, state_q; 123 124 always_comb begin : p_fsm 125 1/1 state_d = state_q; Tests: T4 T5 T6  126 127 // Counter controls (clear has priority). 128 1/1 cnt_clr = 1'b0; Tests: T4 T5 T6  129 1/1 cnt_en = 1'b0; Tests: T4 T5 T6  130 131 // Detected outputs 132 1/1 event_detected_o = 1'b0; Tests: T4 T5 T6  133 1/1 event_detected_pulse_o = 1'b0; Tests: T4 T5 T6  134 135 // Threshold select 136 // 0: debounce 137 // 1: detect 138 1/1 thresh_sel = 1'b0; Tests: T4 T5 T6  139 140 1/1 unique case (state_q) Tests: T4 T5 T6  141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 1/1 if (trigger_event && cfg_enable_i) begin Tests: T4 T5 T6  148 1/1 state_d = DebounceSt; Tests: T34 T36 T46  149 1/1 cnt_en = 1'b1; Tests: T34 T36 T46  150 end MISSING_ELSE 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 1/1 cnt_en = 1'b1; Tests: T34 T36 T46  161 // Unconditionally go back to idle if the detector is disabled. 162 1/1 if (!cfg_enable_i) begin Tests: T34 T36 T46  163 1/1 state_d = IdleSt; Tests: T34 T36  164 1/1 cnt_clr = 1'b1; Tests: T34 T36  165 1/1 end else if (cnt_done) begin Tests: T34 T36 T46  166 1/1 cnt_clr = 1'b1; Tests: T34 T36 T46  167 1/1 if (trigger_active) begin Tests: T34 T36 T46  168 1/1 state_d = DetectSt; Tests: T34 T36 T46  169 end else begin 170 1/1 state_d = IdleSt; Tests: T46 T103 T44  171 end 172 end MISSING_ELSE 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 1/1 thresh_sel = 1'b1; Tests: T34 T36 T46  182 1/1 cnt_en = 1'b1; Tests: T34 T36 T46  183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 1/1 if (!cfg_enable_i || !trigger_active) begin Tests: T34 T36 T46  186 1/1 state_d = IdleSt; Tests: T34 T36 T103  187 1/1 cnt_clr = 1'b1; Tests: T34 T36 T103  188 // If the trigger is active, count up. 189 end else begin 190 1/1 if (cnt_done) begin Tests: T34 T36 T46  191 1/1 state_d = StableSt; Tests: T34 T36 T46  192 1/1 cnt_clr = 1'b1; Tests: T34 T36 T46  193 1/1 event_detected_o = 1'b1; Tests: T34 T36 T46  194 1/1 event_detected_pulse_o = 1'b1; Tests: T34 T36 T46  195 end MISSING_ELSE 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 1/1 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin Tests: T34 T36 T46  206 1/1 state_d = IdleSt; Tests: T34 T36 T46  207 // Otherwise keep the event detected output signal high. 208 end else begin 209 1/1 event_detected_o = 1'b1; Tests: T34 T36 T46  210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; Exclude Annotation: VC_COV_UNR 215 endcase // state_q 216 end 217 218 always_ff @(posedge clk_i or negedge rst_ni) begin : p_fsm_reg 219 1/1 if (!rst_ni) begin Tests: T4 T5 T6  220 1/1 state_q <= IdleSt; Tests: T4 T5 T6  221 end else begin 222 1/1 state_q <= state_d; Tests: T4 T5 T6 

Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect
TotalCoveredPercent
Conditions2222100.00
Logical2222100.00
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT34,T35,T36
1CoveredT4,T5,T6

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT34,T35,T36
10CoveredT4,T5,T6
11CoveredT4,T5,T6

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT34,T36,T46

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT34,T36,T46

 LINE       99
 EXPRESSION (thresh_sel ? (32'(cfg_detect_timer_i)) : (32'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT34,T36,T46

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT34,T35,T36
10CoveredT23,T19,T10
11CoveredT34,T36,T46

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT34,T36,T46
01CoveredT103,T119,T169
10CoveredT34,T36

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT34,T36,T46
01CoveredT36,T46,T59
10CoveredT34,T232

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT34,T36,T46
1-CoveredT36,T46,T59

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T34,T36,T46
DetectSt 168 Covered T34,T36,T46
IdleSt 163 Covered T4,T5,T6
StableSt 191 Covered T34,T36,T46


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T34,T36,T46
DebounceSt->IdleSt 163 Covered T34,T36,T46
DetectSt->IdleSt 186 Covered T34,T36,T103
DetectSt->StableSt 191 Covered T34,T36,T46
IdleSt->DebounceSt 148 Covered T34,T36,T46
StableSt->IdleSt 206 Covered T34,T36,T46



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect
Line No.TotalCoveredPercent
Branches 22 22 100.00
TERNARY 92 3 3 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 11 11 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00


92 assign cnt_d = (cnt_clr) ? '0 : -1- ==> 93 (cnt_en) ? cnt_q + 1'b1 : -2- ==> ==>

Branches:
-1--2-StatusTests
1 - Covered T34,T36,T46
0 1 Covered T34,T36,T46
0 0 Covered T4,T5,T6


99 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T34,T36,T46
0 Covered T4,T5,T6


104 if (!rst_ni) begin -1- 105 cnt_q <= '0; ==> 106 end else begin 107 cnt_q <= cnt_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


140 unique case (state_q) -1- 141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 if (trigger_event && cfg_enable_i) begin -2- 148 state_d = DebounceSt; ==> 149 cnt_en = 1'b1; 150 end MISSING_ELSE ==> 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 cnt_en = 1'b1; 161 // Unconditionally go back to idle if the detector is disabled. 162 if (!cfg_enable_i) begin -3- 163 state_d = IdleSt; ==> 164 cnt_clr = 1'b1; 165 end else if (cnt_done) begin -4- 166 cnt_clr = 1'b1; 167 if (trigger_active) begin -5- 168 state_d = DetectSt; ==> 169 end else begin 170 state_d = IdleSt; ==> 171 end 172 end MISSING_ELSE ==> 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 thresh_sel = 1'b1; 182 cnt_en = 1'b1; 183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 if (!cfg_enable_i || !trigger_active) begin -6- 186 state_d = IdleSt; ==> 187 cnt_clr = 1'b1; 188 // If the trigger is active, count up. 189 end else begin 190 if (cnt_done) begin -7- 191 state_d = StableSt; ==> 192 cnt_clr = 1'b1; 193 event_detected_o = 1'b1; 194 event_detected_pulse_o = 1'b1; 195 end MISSING_ELSE ==> 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin -8- 206 state_d = IdleSt; ==> 207 // Otherwise keep the event detected output signal high. 208 end else begin 209 event_detected_o = 1'b1; ==> 210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; ==> (Excluded) Exclude Annotation: VC_COV_UNR

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T34,T36,T46
IdleSt 0 - - - - - - Covered T4,T5,T6
DebounceSt - 1 - - - - - Covered T34,T36
DebounceSt - 0 1 1 - - - Covered T34,T36,T46
DebounceSt - 0 1 0 - - - Covered T46,T103,T44
DebounceSt - 0 0 - - - - Covered T34,T36,T46
DetectSt - - - - 1 - - Covered T34,T36,T103
DetectSt - - - - 0 1 - Covered T34,T36,T46
DetectSt - - - - 0 0 - Covered T34,T36,T46
StableSt - - - - - - 1 Covered T34,T36,T46
StableSt - - - - - - 0 Covered T34,T36,T46
default - - - - - - - Excluded VC_COV_UNR


219 if (!rst_ni) begin -1- 220 state_q <= IdleSt; ==> 221 end else begin 222 state_q <= state_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


69 if (!rst_ni) begin -1- 70 trigger_active_q <= 1'b0; ==> 71 end else begin 72 trigger_active_q <= trigger_active; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 15 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 15 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 8302401 716 0 0
CntIncr_A 8302401 39327 0 0
CntNoWrap_A 8302401 7837390 0 0
DetectStDropOut_A 8302401 14 0 0
DetectedOut_A 8302401 13077 0 0
DetectedPulseOut_A 8302401 324 0 0
DisabledIdleSt_A 8302401 7489141 0 0
DisabledNoDetection_A 8302401 7490428 0 0
EnterDebounceSt_A 8302401 374 0 0
EnterDetectSt_A 8302401 342 0 0
EnterStableSt_A 8302401 324 0 0
PulseIsPulse_A 8302401 324 0 0
StayInStableSt 8302401 12722 0 0
gen_high_level_sva.HighLevelEvent_A 8302401 7840005 0 0
gen_not_sticky_sva.StableStDropOut_A 8302401 289 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 716 0 0
T22 1545 0 0 0
T34 5906 8 0 0
T35 24747 0 0 0
T36 6770 8 0 0
T46 0 19 0 0
T47 0 8 0 0
T48 0 6 0 0
T49 0 2 0 0
T57 0 6 0 0
T59 0 12 0 0
T71 492 0 0 0
T72 525 0 0 0
T99 440 0 0 0
T100 502 0 0 0
T101 507 0 0 0
T102 424 0 0 0
T103 0 3 0 0
T118 0 10 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 39327 0 0
T22 1545 0 0 0
T34 5906 95 0 0
T35 24747 0 0 0
T36 6770 148 0 0
T46 0 526 0 0
T47 0 248 0 0
T48 0 234 0 0
T49 0 191 0 0
T57 0 303 0 0
T59 0 456 0 0
T71 492 0 0 0
T72 525 0 0 0
T99 440 0 0 0
T100 502 0 0 0
T101 507 0 0 0
T102 424 0 0 0
T103 0 160 0 0
T118 0 410 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 7837390 0 0
T1 509 108 0 0
T2 655 254 0 0
T4 497 96 0 0
T5 415 14 0 0
T6 423 22 0 0
T14 424 23 0 0
T15 443 42 0 0
T16 501 100 0 0
T17 475 74 0 0
T23 756 4 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 14 0 0
T103 6046 1 0 0
T116 768 0 0 0
T119 0 1 0 0
T169 0 1 0 0
T226 550 0 0 0
T234 0 3 0 0
T253 0 1 0 0
T256 403 0 0 0
T257 424 0 0 0
T258 934 0 0 0
T259 929 0 0 0
T260 525 0 0 0
T261 505 0 0 0
T262 1304 0 0 0
T265 0 1 0 0
T266 0 1 0 0
T267 0 1 0 0
T268 0 4 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 13077 0 0
T22 1545 0 0 0
T34 5906 66 0 0
T35 24747 0 0 0
T36 6770 83 0 0
T46 0 178 0 0
T47 0 60 0 0
T48 0 155 0 0
T49 0 15 0 0
T57 0 124 0 0
T59 0 226 0 0
T71 492 0 0 0
T72 525 0 0 0
T97 0 56 0 0
T99 440 0 0 0
T100 502 0 0 0
T101 507 0 0 0
T102 424 0 0 0
T118 0 57 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 324 0 0
T22 1545 0 0 0
T34 5906 1 0 0
T35 24747 0 0 0
T36 6770 1 0 0
T46 0 9 0 0
T47 0 4 0 0
T48 0 3 0 0
T49 0 1 0 0
T57 0 3 0 0
T59 0 6 0 0
T71 492 0 0 0
T72 525 0 0 0
T97 0 1 0 0
T99 440 0 0 0
T100 502 0 0 0
T101 507 0 0 0
T102 424 0 0 0
T118 0 5 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 7489141 0 0
T1 509 108 0 0
T2 655 254 0 0
T4 497 96 0 0
T5 415 14 0 0
T6 423 22 0 0
T14 424 23 0 0
T15 443 42 0 0
T16 501 100 0 0
T17 475 74 0 0
T23 756 4 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 7490428 0 0
T1 509 109 0 0
T2 655 255 0 0
T4 497 97 0 0
T5 415 15 0 0
T6 423 23 0 0
T14 424 24 0 0
T15 443 43 0 0
T16 501 101 0 0
T17 475 75 0 0
T23 756 8 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 374 0 0
T22 1545 0 0 0
T34 5906 5 0 0
T35 24747 0 0 0
T36 6770 5 0 0
T46 0 10 0 0
T47 0 4 0 0
T48 0 3 0 0
T49 0 1 0 0
T57 0 3 0 0
T59 0 6 0 0
T71 492 0 0 0
T72 525 0 0 0
T99 440 0 0 0
T100 502 0 0 0
T101 507 0 0 0
T102 424 0 0 0
T103 0 2 0 0
T118 0 5 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 342 0 0
T22 1545 0 0 0
T34 5906 3 0 0
T35 24747 0 0 0
T36 6770 3 0 0
T46 0 9 0 0
T47 0 4 0 0
T48 0 3 0 0
T49 0 1 0 0
T57 0 3 0 0
T59 0 6 0 0
T71 492 0 0 0
T72 525 0 0 0
T99 440 0 0 0
T100 502 0 0 0
T101 507 0 0 0
T102 424 0 0 0
T103 0 1 0 0
T118 0 5 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 324 0 0
T22 1545 0 0 0
T34 5906 1 0 0
T35 24747 0 0 0
T36 6770 1 0 0
T46 0 9 0 0
T47 0 4 0 0
T48 0 3 0 0
T49 0 1 0 0
T57 0 3 0 0
T59 0 6 0 0
T71 492 0 0 0
T72 525 0 0 0
T97 0 1 0 0
T99 440 0 0 0
T100 502 0 0 0
T101 507 0 0 0
T102 424 0 0 0
T118 0 5 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 324 0 0
T22 1545 0 0 0
T34 5906 1 0 0
T35 24747 0 0 0
T36 6770 1 0 0
T46 0 9 0 0
T47 0 4 0 0
T48 0 3 0 0
T49 0 1 0 0
T57 0 3 0 0
T59 0 6 0 0
T71 492 0 0 0
T72 525 0 0 0
T97 0 1 0 0
T99 440 0 0 0
T100 502 0 0 0
T101 507 0 0 0
T102 424 0 0 0
T118 0 5 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 12722 0 0
T22 1545 0 0 0
T34 5906 65 0 0
T35 24747 0 0 0
T36 6770 82 0 0
T46 0 169 0 0
T47 0 56 0 0
T48 0 152 0 0
T49 0 14 0 0
T57 0 121 0 0
T59 0 220 0 0
T71 492 0 0 0
T72 525 0 0 0
T97 0 54 0 0
T99 440 0 0 0
T100 502 0 0 0
T101 507 0 0 0
T102 424 0 0 0
T118 0 52 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 7840005 0 0
T1 509 109 0 0
T2 655 255 0 0
T4 497 97 0 0
T5 415 15 0 0
T6 423 23 0 0
T14 424 24 0 0
T15 443 43 0 0
T16 501 101 0 0
T17 475 75 0 0
T23 756 8 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 8302401 289 0 0
T36 6770 1 0 0
T43 0 2 0 0
T44 0 9 0 0
T46 0 9 0 0
T47 0 4 0 0
T48 0 3 0 0
T49 0 1 0 0
T50 661 0 0 0
T57 0 3 0 0
T59 0 5 0 0
T88 491 0 0 0
T89 505 0 0 0
T101 507 0 0 0
T102 424 0 0 0
T118 0 5 0 0
T145 502 0 0 0
T146 422 0 0 0
T147 454 0 0 0
T269 406 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%