dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.09 100.00 95.45 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.09 100.00 95.45 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.39 93.48 90.91 83.33 90.48 93.75


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.39 93.48 90.91 83.33 90.48 93.75


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.69 95.65 90.91 83.33 95.24 93.33


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.69 95.65 90.91 83.33 95.24 93.33


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.78 95.65 90.91 83.33 95.24 93.75


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.78 95.65 90.91 83.33 95.24 93.75


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.31 93.48 90.91 83.33 90.48 93.33


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.31 93.48 90.91 83.33 90.48 93.33


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.78 95.65 90.91 83.33 95.24 93.75


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.78 95.65 90.91 83.33 95.24 93.75


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00

59 end else begin : gen_trigger_active_high 60 1/1 assign trigger_active = (trigger_i == 1'b1); Tests: T4 T5 T1  61 end 62 63 // In case of edge events, we also need to detect the transition. 64 logic trigger_event; 65 if (EventType inside {EdgeToLow, EdgeToHigh}) begin : gen_trigger_event_edge 66 // This flop is always active, no matter the enable state. 67 logic trigger_active_q; 68 always_ff @(posedge clk_i or negedge rst_ni) begin : p_trigger_reg 69 1/1 if (!rst_ni) begin Tests: T4 T5 T1  70 1/1 trigger_active_q <= 1'b0; Tests: T4 T5 T1  71 end else begin 72 1/1 trigger_active_q <= trigger_active; Tests: T4 T5 T1  73 end 74 end 75 76 1/1 assign trigger_event = trigger_active & ~trigger_active_q; Tests: T4 T5 T1  77 // In case of level events, the event is equal to the level being active. 78 end else begin : gen_trigger_event_level 79 assign trigger_event = trigger_active; 80 end 81 82 ///////////////// 83 // Timer Logic // 84 ///////////////// 85 86 // Take the maximum width of both timer values. 87 localparam int unsigned TimerWidth = 88 (DetectTimerWidth > DebounceTimerWidth) ? DetectTimerWidth : DebounceTimerWidth; 89 90 logic cnt_en, cnt_clr; 91 logic [TimerWidth-1:0] cnt_d, cnt_q; 92 1/1 assign cnt_d = (cnt_clr) ? '0 : Tests: T1 T9 T53  93 (cnt_en) ? cnt_q + 1'b1 : 94 cnt_q; 95 96 97 logic cnt_done, thresh_sel; 98 logic [TimerWidth-1:0] thresh; 99 1/1 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : Tests: T4 T1 T3  100 TimerWidth'(cfg_debounce_timer_i); 101 1/1 assign cnt_done = (cnt_q >= thresh); Tests: T4 T1 T3  102 103 always_ff @(posedge clk_i or negedge rst_ni) begin : p_cnt_reg 104 1/1 if (!rst_ni) begin Tests: T4 T5 T1  105 1/1 cnt_q <= '0; Tests: T4 T5 T1  106 end else begin 107 1/1 cnt_q <= cnt_d; Tests: T4 T5 T1  108 end 109 end 110 111 ///////// 112 // FSM // 113 ///////// 114 115 typedef enum logic [1:0] { 116 IdleSt, 117 DebounceSt, 118 DetectSt, 119 StableSt 120 } state_t; 121 122 state_t state_d, state_q; 123 124 always_comb begin : p_fsm 125 1/1 state_d = state_q; Tests: T4 T5 T1  126 127 // Counter controls (clear has priority). 128 1/1 cnt_clr = 1'b0; Tests: T4 T5 T1  129 1/1 cnt_en = 1'b0; Tests: T4 T5 T1  130 131 // Detected outputs 132 1/1 event_detected_o = 1'b0; Tests: T4 T5 T1  133 1/1 event_detected_pulse_o = 1'b0; Tests: T4 T5 T1  134 135 // Threshold select 136 // 0: debounce 137 // 1: detect 138 1/1 thresh_sel = 1'b0; Tests: T4 T5 T1  139 140 1/1 unique case (state_q) Tests: T4 T5 T1  141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 1/1 if (trigger_event && cfg_enable_i) begin Tests: T4 T5 T1  148 1/1 state_d = DebounceSt; Tests: T1 T9 T53  149 1/1 cnt_en = 1'b1; Tests: T1 T9 T53  150 end MISSING_ELSE 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 1/1 cnt_en = 1'b1; Tests: T1 T9 T53  161 // Unconditionally go back to idle if the detector is disabled. 162 1/1 if (!cfg_enable_i) begin Tests: T1 T9 T53  163 1/1 state_d = IdleSt; Tests: T34  164 1/1 cnt_clr = 1'b1; Tests: T34  165 1/1 end else if (cnt_done) begin Tests: T1 T9 T53  166 1/1 cnt_clr = 1'b1; Tests: T1 T9 T53  167 1/1 if (trigger_active) begin Tests: T1 T9 T53  168 1/1 state_d = DetectSt; Tests: T1 T9 T53  169 end else begin 170 1/1 state_d = IdleSt; Tests: T51 T125  171 end 172 end MISSING_ELSE 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 1/1 thresh_sel = 1'b1; Tests: T1 T9 T53  182 1/1 cnt_en = 1'b1; Tests: T1 T9 T53  183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 1/1 if (!cfg_enable_i || !trigger_active) begin Tests: T1 T9 T53  186 1/1 state_d = IdleSt; Tests: T117  187 1/1 cnt_clr = 1'b1; Tests: T117  188 // If the trigger is active, count up. 189 end else begin 190 1/1 if (cnt_done) begin Tests: T1 T9 T53  191 1/1 state_d = StableSt; Tests: T1 T9 T53  192 1/1 cnt_clr = 1'b1; Tests: T1 T9 T53  193 1/1 event_detected_o = 1'b1; Tests: T1 T9 T53  194 1/1 event_detected_pulse_o = 1'b1; Tests: T1 T9 T53  195 end ==> MISSING_ELSE 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 1/1 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin Tests: T1 T9 T53  206 1/1 state_d = IdleSt; Tests: T1 T9 T53  207 // Otherwise keep the event detected output signal high. 208 end else begin 209 1/1 event_detected_o = 1'b1; Tests: T1 T9 T53  210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; Exclude Annotation: VC_COV_UNR 215 endcase // state_q 216 end 217 218 always_ff @(posedge clk_i or negedge rst_ni) begin : p_fsm_reg 219 1/1 if (!rst_ni) begin Tests: T4 T5 T1  220 1/1 state_q <= IdleSt; Tests: T4 T5 T1  221 end else begin 222 1/1 state_q <= state_d; Tests: T4 T5 T1 

Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions222195.45
Logical222195.45
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT4,T5,T1
1CoveredT4,T5,T1

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT4,T5,T1
10CoveredT4,T5,T1
11CoveredT4,T5,T1

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT4,T5,T1
1CoveredT1,T9,T53

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTests
0CoveredT4,T5,T1
1CoveredT1,T9,T53

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT4,T5,T1
1CoveredT1,T9,T53

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT1,T9,T53
10CoveredT4,T5,T13
11CoveredT1,T9,T53

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT1,T9,T53
01CoveredT117
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT1,T9,T53
01CoveredT1,T9,T53
10CoveredT35

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT1,T9,T53
1-CoveredT1,T9,T53

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T1,T9,T53
DetectSt 168 Covered T1,T9,T53
IdleSt 163 Covered T4,T5,T1
StableSt 191 Covered T1,T9,T53


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T1,T9,T53
DebounceSt->IdleSt 163 Covered T34,T51,T125
DetectSt->IdleSt 186 Covered T117
DetectSt->StableSt 191 Covered T1,T9,T53
IdleSt->DebounceSt 148 Covered T1,T9,T53
StableSt->IdleSt 206 Covered T1,T9,T53



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 21 21 100.00
TERNARY 92 3 3 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 10 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00


92 assign cnt_d = (cnt_clr) ? '0 : -1- ==> 93 (cnt_en) ? cnt_q + 1'b1 : -2- ==> ==>

Branches:
-1--2-StatusTests
1 - Covered T1,T9,T53
0 1 Covered T1,T9,T53
0 0 Covered T4,T5,T1


99 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T1,T9,T53
0 Covered T4,T5,T1


104 if (!rst_ni) begin -1- 105 cnt_q <= '0; ==> 106 end else begin 107 cnt_q <= cnt_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T1
0 Covered T4,T5,T1


140 unique case (state_q) -1- 141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 if (trigger_event && cfg_enable_i) begin -2- 148 state_d = DebounceSt; ==> 149 cnt_en = 1'b1; 150 end MISSING_ELSE ==> 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 cnt_en = 1'b1; 161 // Unconditionally go back to idle if the detector is disabled. 162 if (!cfg_enable_i) begin -3- 163 state_d = IdleSt; ==> 164 cnt_clr = 1'b1; 165 end else if (cnt_done) begin -4- 166 cnt_clr = 1'b1; 167 if (trigger_active) begin -5- 168 state_d = DetectSt; ==> 169 end else begin 170 state_d = IdleSt; ==> 171 end 172 end MISSING_ELSE ==> 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 thresh_sel = 1'b1; 182 cnt_en = 1'b1; 183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 if (!cfg_enable_i || !trigger_active) begin -6- 186 state_d = IdleSt; ==> 187 cnt_clr = 1'b1; 188 // If the trigger is active, count up. 189 end else begin 190 if (cnt_done) begin -7- 191 state_d = StableSt; ==> 192 cnt_clr = 1'b1; 193 event_detected_o = 1'b1; 194 event_detected_pulse_o = 1'b1; 195 end MISSING_ELSE ==> (Excluded) Exclude Annotation: VC_COV_UNR 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin -8- 206 state_d = IdleSt; ==> 207 // Otherwise keep the event detected output signal high. 208 end else begin 209 event_detected_o = 1'b1; ==> 210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; ==> (Excluded) Exclude Annotation: VC_COV_UNR

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T1,T9,T53
IdleSt 0 - - - - - - Covered T4,T5,T1
DebounceSt - 1 - - - - - Covered T34
DebounceSt - 0 1 1 - - - Covered T1,T9,T53
DebounceSt - 0 1 0 - - - Covered T51,T125
DebounceSt - 0 0 - - - - Covered T1,T9,T53
DetectSt - - - - 1 - - Covered T117
DetectSt - - - - 0 1 - Covered T1,T9,T53
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T1,T9,T53
StableSt - - - - - - 0 Covered T1,T9,T53
default - - - - - - - Excluded VC_COV_UNR


219 if (!rst_ni) begin -1- 220 state_q <= IdleSt; ==> 221 end else begin 222 state_q <= state_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T1
0 Covered T4,T5,T1


69 if (!rst_ni) begin -1- 70 trigger_active_q <= 1'b0; ==> 71 end else begin 72 trigger_active_q <= trigger_active; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T1
0 Covered T4,T5,T1


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 15 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 15 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 6662990 80 0 0
CntIncr_A 6662990 50811 0 0
CntNoWrap_A 6662990 6216096 0 0
DetectStDropOut_A 6662990 1 0 0
DetectedOut_A 6662990 34532 0 0
DetectedPulseOut_A 6662990 37 0 0
DisabledIdleSt_A 6662990 6014715 0 0
DisabledNoDetection_A 6662990 6016495 0 0
EnterDebounceSt_A 6662990 42 0 0
EnterDetectSt_A 6662990 38 0 0
EnterStableSt_A 6662990 37 0 0
PulseIsPulse_A 6662990 37 0 0
StayInStableSt 6662990 34482 0 0
gen_high_level_sva.HighLevelEvent_A 6662990 6217992 0 0
gen_not_sticky_sva.StableStDropOut_A 6662990 23 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 80 0 0
T1 613 4 0 0
T2 1420 0 0 0
T3 504 0 0 0
T7 490 0 0 0
T9 0 2 0 0
T13 495 0 0 0
T14 423 0 0 0
T15 639 0 0 0
T16 431 0 0 0
T17 435 0 0 0
T18 403 0 0 0
T34 0 1 0 0
T35 0 2 0 0
T48 0 2 0 0
T51 0 2 0 0
T52 0 2 0 0
T53 0 4 0 0
T140 0 2 0 0
T174 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 50811 0 0
T1 613 44 0 0
T2 1420 0 0 0
T3 504 0 0 0
T7 490 0 0 0
T9 0 56 0 0
T13 495 0 0 0
T14 423 0 0 0
T15 639 0 0 0
T16 431 0 0 0
T17 435 0 0 0
T18 403 0 0 0
T34 0 22 0 0
T35 0 42 0 0
T48 0 59 0 0
T51 0 196 0 0
T52 0 39 0 0
T53 0 28 0 0
T140 0 97 0 0
T174 0 11 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 6216096 0 0
T1 613 208 0 0
T2 1420 1019 0 0
T3 504 103 0 0
T4 446 45 0 0
T5 522 121 0 0
T13 495 94 0 0
T14 423 22 0 0
T15 639 238 0 0
T16 431 30 0 0
T17 435 34 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 1 0 0
T117 635 1 0 0
T132 14990 0 0 0
T151 27399 0 0 0
T211 426 0 0 0
T212 1224 0 0 0
T213 502 0 0 0
T214 495 0 0 0
T215 403 0 0 0
T216 447 0 0 0
T217 5922 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 34532 0 0
T1 613 117 0 0
T2 1420 0 0 0
T3 504 0 0 0
T7 490 0 0 0
T9 0 49 0 0
T13 495 0 0 0
T14 423 0 0 0
T15 639 0 0 0
T16 431 0 0 0
T17 435 0 0 0
T18 403 0 0 0
T35 0 4 0 0
T48 0 39 0 0
T52 0 166 0 0
T53 0 178 0 0
T140 0 42 0 0
T174 0 61 0 0
T175 0 123 0 0
T196 0 112 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 37 0 0
T1 613 2 0 0
T2 1420 0 0 0
T3 504 0 0 0
T7 490 0 0 0
T9 0 1 0 0
T13 495 0 0 0
T14 423 0 0 0
T15 639 0 0 0
T16 431 0 0 0
T17 435 0 0 0
T18 403 0 0 0
T35 0 1 0 0
T48 0 1 0 0
T52 0 1 0 0
T53 0 2 0 0
T140 0 1 0 0
T174 0 1 0 0
T175 0 1 0 0
T196 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 6014715 0 0
T1 613 4 0 0
T2 1420 1019 0 0
T3 504 103 0 0
T4 446 45 0 0
T5 522 121 0 0
T13 495 94 0 0
T14 423 22 0 0
T15 639 238 0 0
T16 431 30 0 0
T17 435 34 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 6016495 0 0
T1 613 4 0 0
T2 1420 1020 0 0
T3 504 104 0 0
T4 446 46 0 0
T5 522 122 0 0
T13 495 95 0 0
T14 423 23 0 0
T15 639 239 0 0
T16 431 31 0 0
T17 435 35 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 42 0 0
T1 613 2 0 0
T2 1420 0 0 0
T3 504 0 0 0
T7 490 0 0 0
T9 0 1 0 0
T13 495 0 0 0
T14 423 0 0 0
T15 639 0 0 0
T16 431 0 0 0
T17 435 0 0 0
T18 403 0 0 0
T34 0 1 0 0
T35 0 1 0 0
T48 0 1 0 0
T51 0 2 0 0
T52 0 1 0 0
T53 0 2 0 0
T140 0 1 0 0
T174 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 38 0 0
T1 613 2 0 0
T2 1420 0 0 0
T3 504 0 0 0
T7 490 0 0 0
T9 0 1 0 0
T13 495 0 0 0
T14 423 0 0 0
T15 639 0 0 0
T16 431 0 0 0
T17 435 0 0 0
T18 403 0 0 0
T35 0 1 0 0
T48 0 1 0 0
T52 0 1 0 0
T53 0 2 0 0
T140 0 1 0 0
T174 0 1 0 0
T175 0 1 0 0
T196 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 37 0 0
T1 613 2 0 0
T2 1420 0 0 0
T3 504 0 0 0
T7 490 0 0 0
T9 0 1 0 0
T13 495 0 0 0
T14 423 0 0 0
T15 639 0 0 0
T16 431 0 0 0
T17 435 0 0 0
T18 403 0 0 0
T35 0 1 0 0
T48 0 1 0 0
T52 0 1 0 0
T53 0 2 0 0
T140 0 1 0 0
T174 0 1 0 0
T175 0 1 0 0
T196 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 37 0 0
T1 613 2 0 0
T2 1420 0 0 0
T3 504 0 0 0
T7 490 0 0 0
T9 0 1 0 0
T13 495 0 0 0
T14 423 0 0 0
T15 639 0 0 0
T16 431 0 0 0
T17 435 0 0 0
T18 403 0 0 0
T35 0 1 0 0
T48 0 1 0 0
T52 0 1 0 0
T53 0 2 0 0
T140 0 1 0 0
T174 0 1 0 0
T175 0 1 0 0
T196 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 34482 0 0
T1 613 114 0 0
T2 1420 0 0 0
T3 504 0 0 0
T7 490 0 0 0
T9 0 48 0 0
T13 495 0 0 0
T14 423 0 0 0
T15 639 0 0 0
T16 431 0 0 0
T17 435 0 0 0
T18 403 0 0 0
T35 0 3 0 0
T48 0 38 0 0
T52 0 164 0 0
T53 0 175 0 0
T140 0 41 0 0
T174 0 59 0 0
T175 0 122 0 0
T196 0 110 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 6217992 0 0
T1 613 213 0 0
T2 1420 1020 0 0
T3 504 104 0 0
T4 446 46 0 0
T5 522 122 0 0
T13 495 95 0 0
T14 423 23 0 0
T15 639 239 0 0
T16 431 31 0 0
T17 435 35 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 23 0 0
T1 613 1 0 0
T2 1420 0 0 0
T3 504 0 0 0
T7 490 0 0 0
T9 0 1 0 0
T13 495 0 0 0
T14 423 0 0 0
T15 639 0 0 0
T16 431 0 0 0
T17 435 0 0 0
T18 403 0 0 0
T48 0 1 0 0
T53 0 1 0 0
T140 0 1 0 0
T165 0 2 0 0
T166 0 1 0 0
T175 0 1 0 0
T182 0 1 0 0
T186 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL464393.48
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125322990.62
ALWAYS21933100.00

57 if (EventType inside {LowLevel, EdgeToLow}) begin : gen_trigger_active_low 58 1/1 assign trigger_active = (trigger_i == 1'b0); Tests: T4 T5 T1  59 end else begin : gen_trigger_active_high 60 assign trigger_active = (trigger_i == 1'b1); 61 end 62 63 // In case of edge events, we also need to detect the transition. 64 logic trigger_event; 65 if (EventType inside {EdgeToLow, EdgeToHigh}) begin : gen_trigger_event_edge 66 // This flop is always active, no matter the enable state. 67 logic trigger_active_q; 68 always_ff @(posedge clk_i or negedge rst_ni) begin : p_trigger_reg 69 1/1 if (!rst_ni) begin Tests: T4 T5 T1  70 1/1 trigger_active_q <= 1'b0; Tests: T4 T5 T1  71 end else begin 72 1/1 trigger_active_q <= trigger_active; Tests: T4 T5 T1  73 end 74 end 75 76 1/1 assign trigger_event = trigger_active & ~trigger_active_q; Tests: T4 T5 T1  77 // In case of level events, the event is equal to the level being active. 78 end else begin : gen_trigger_event_level 79 assign trigger_event = trigger_active; 80 end 81 82 ///////////////// 83 // Timer Logic // 84 ///////////////// 85 86 // Take the maximum width of both timer values. 87 localparam int unsigned TimerWidth = 88 (DetectTimerWidth > DebounceTimerWidth) ? DetectTimerWidth : DebounceTimerWidth; 89 90 logic cnt_en, cnt_clr; 91 logic [TimerWidth-1:0] cnt_d, cnt_q; 92 1/1 assign cnt_d = (cnt_clr) ? '0 : Tests: T1 T6 T9  93 (cnt_en) ? cnt_q + 1'b1 : 94 cnt_q; 95 96 97 logic cnt_done, thresh_sel; 98 logic [TimerWidth-1:0] thresh; 99 1/1 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : Tests: T4 T1 T3  100 TimerWidth'(cfg_debounce_timer_i); 101 1/1 assign cnt_done = (cnt_q >= thresh); Tests: T4 T1 T3  102 103 always_ff @(posedge clk_i or negedge rst_ni) begin : p_cnt_reg 104 1/1 if (!rst_ni) begin Tests: T4 T5 T1  105 1/1 cnt_q <= '0; Tests: T4 T5 T1  106 end else begin 107 1/1 cnt_q <= cnt_d; Tests: T4 T5 T1  108 end 109 end 110 111 ///////// 112 // FSM // 113 ///////// 114 115 typedef enum logic [1:0] { 116 IdleSt, 117 DebounceSt, 118 DetectSt, 119 StableSt 120 } state_t; 121 122 state_t state_d, state_q; 123 124 always_comb begin : p_fsm 125 1/1 state_d = state_q; Tests: T4 T5 T1  126 127 // Counter controls (clear has priority). 128 1/1 cnt_clr = 1'b0; Tests: T4 T5 T1  129 1/1 cnt_en = 1'b0; Tests: T4 T5 T1  130 131 // Detected outputs 132 1/1 event_detected_o = 1'b0; Tests: T4 T5 T1  133 1/1 event_detected_pulse_o = 1'b0; Tests: T4 T5 T1  134 135 // Threshold select 136 // 0: debounce 137 // 1: detect 138 1/1 thresh_sel = 1'b0; Tests: T4 T5 T1  139 140 1/1 unique case (state_q) Tests: T4 T5 T1  141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 1/1 if (trigger_event && cfg_enable_i) begin Tests: T4 T5 T1  148 1/1 state_d = DebounceSt; Tests: T1 T6 T9  149 1/1 cnt_en = 1'b1; Tests: T1 T6 T9  150 end MISSING_ELSE 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 1/1 cnt_en = 1'b1; Tests: T1 T6 T9  161 // Unconditionally go back to idle if the detector is disabled. 162 1/1 if (!cfg_enable_i) begin Tests: T1 T6 T9  163 1/1 state_d = IdleSt; Tests: T34  164 1/1 cnt_clr = 1'b1; Tests: T34  165 1/1 end else if (cnt_done) begin Tests: T1 T6 T9  166 1/1 cnt_clr = 1'b1; Tests: T1 T6 T9  167 1/1 if (trigger_active) begin Tests: T1 T6 T9  168 1/1 state_d = DetectSt; Tests: T1 T6 T9  169 end else begin 170 0/1 ==> state_d = IdleSt; 171 end 172 end MISSING_ELSE 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 1/1 thresh_sel = 1'b1; Tests: T1 T6 T9  182 1/1 cnt_en = 1'b1; Tests: T1 T6 T9  183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 1/1 if (!cfg_enable_i || !trigger_active) begin Tests: T1 T6 T9  186 0/1 ==> state_d = IdleSt; 187 0/1 ==> cnt_clr = 1'b1; 188 // If the trigger is active, count up. 189 end else begin 190 1/1 if (cnt_done) begin Tests: T1 T6 T9  191 1/1 state_d = StableSt; Tests: T1 T6 T9  192 1/1 cnt_clr = 1'b1; Tests: T1 T6 T9  193 1/1 event_detected_o = 1'b1; Tests: T1 T6 T9  194 1/1 event_detected_pulse_o = 1'b1; Tests: T1 T6 T9  195 end ==> MISSING_ELSE 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 1/1 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin Tests: T1 T6 T9  206 1/1 state_d = IdleSt; Tests: T1 T6 T53  207 // Otherwise keep the event detected output signal high. 208 end else begin 209 1/1 event_detected_o = 1'b1; Tests: T1 T6 T9  210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; Exclude Annotation: VC_COV_UNR 215 endcase // state_q 216 end 217 218 always_ff @(posedge clk_i or negedge rst_ni) begin : p_fsm_reg 219 1/1 if (!rst_ni) begin Tests: T4 T5 T1  220 1/1 state_q <= IdleSt; Tests: T4 T5 T1  221 end else begin 222 1/1 state_q <= state_d; Tests: T4 T5 T1 

Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions222090.91
Logical222090.91
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT4,T5,T1
1CoveredT4,T5,T1

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT4,T5,T1
10CoveredT4,T5,T1
11CoveredT4,T5,T1

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT4,T5,T1
1CoveredT1,T6,T9

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTests
0CoveredT4,T5,T1
1CoveredT1,T6,T9

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT4,T5,T1
1CoveredT1,T6,T9

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT1,T6,T9
10CoveredT4,T5,T13
11CoveredT1,T6,T9

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT1,T6,T9
01Not Covered
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT1,T6,T9
01CoveredT1,T6,T53
10CoveredT35

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT1,T6,T9
1-CoveredT1,T6,T53

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 5 83.33
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T1,T6,T9
DetectSt 168 Covered T1,T6,T9
IdleSt 163 Covered T4,T5,T1
StableSt 191 Covered T1,T6,T9


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T1,T6,T9
DebounceSt->IdleSt 163 Covered T34
DetectSt->IdleSt 186 Not Covered
DetectSt->StableSt 191 Covered T1,T6,T9
IdleSt->DebounceSt 148 Covered T1,T6,T9
StableSt->IdleSt 206 Covered T1,T6,T53



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 21 19 90.48
TERNARY 92 3 3 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 8 80.00
IF 219 2 2 100.00
IF 69 2 2 100.00


92 assign cnt_d = (cnt_clr) ? '0 : -1- ==> 93 (cnt_en) ? cnt_q + 1'b1 : -2- ==> ==>

Branches:
-1--2-StatusTests
1 - Covered T1,T6,T9
0 1 Covered T1,T6,T9
0 0 Covered T4,T5,T1


99 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T1,T6,T9
0 Covered T4,T5,T1


104 if (!rst_ni) begin -1- 105 cnt_q <= '0; ==> 106 end else begin 107 cnt_q <= cnt_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T1
0 Covered T4,T5,T1


140 unique case (state_q) -1- 141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 if (trigger_event && cfg_enable_i) begin -2- 148 state_d = DebounceSt; ==> 149 cnt_en = 1'b1; 150 end MISSING_ELSE ==> 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 cnt_en = 1'b1; 161 // Unconditionally go back to idle if the detector is disabled. 162 if (!cfg_enable_i) begin -3- 163 state_d = IdleSt; ==> 164 cnt_clr = 1'b1; 165 end else if (cnt_done) begin -4- 166 cnt_clr = 1'b1; 167 if (trigger_active) begin -5- 168 state_d = DetectSt; ==> 169 end else begin 170 state_d = IdleSt; ==> 171 end 172 end MISSING_ELSE ==> 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 thresh_sel = 1'b1; 182 cnt_en = 1'b1; 183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 if (!cfg_enable_i || !trigger_active) begin -6- 186 state_d = IdleSt; ==> 187 cnt_clr = 1'b1; 188 // If the trigger is active, count up. 189 end else begin 190 if (cnt_done) begin -7- 191 state_d = StableSt; ==> 192 cnt_clr = 1'b1; 193 event_detected_o = 1'b1; 194 event_detected_pulse_o = 1'b1; 195 end MISSING_ELSE ==> (Excluded) Exclude Annotation: VC_COV_UNR 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin -8- 206 state_d = IdleSt; ==> 207 // Otherwise keep the event detected output signal high. 208 end else begin 209 event_detected_o = 1'b1; ==> 210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; ==> (Excluded) Exclude Annotation: VC_COV_UNR

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T1,T6,T9
IdleSt 0 - - - - - - Covered T4,T5,T1
DebounceSt - 1 - - - - - Covered T34
DebounceSt - 0 1 1 - - - Covered T1,T6,T9
DebounceSt - 0 1 0 - - - Not Covered
DebounceSt - 0 0 - - - - Covered T1,T6,T9
DetectSt - - - - 1 - - Not Covered
DetectSt - - - - 0 1 - Covered T1,T6,T9
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T1,T6,T53
StableSt - - - - - - 0 Covered T1,T6,T9
default - - - - - - - Excluded VC_COV_UNR


219 if (!rst_ni) begin -1- 220 state_q <= IdleSt; ==> 221 end else begin 222 state_q <= state_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T1
0 Covered T4,T5,T1


69 if (!rst_ni) begin -1- 70 trigger_active_q <= 1'b0; ==> 71 end else begin 72 trigger_active_q <= trigger_active; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T1
0 Covered T4,T5,T1


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[4].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 15 93.75
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 15 93.75




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 6662990 41 0 0
CntIncr_A 6662990 1041 0 0
CntNoWrap_A 6662990 6216135 0 0
DetectStDropOut_A 6662990 0 0 0
DetectedOut_A 6662990 1526 0 0
DetectedPulseOut_A 6662990 20 0 0
DisabledIdleSt_A 6662990 5616108 0 0
DisabledNoDetection_A 6662990 5617894 0 0
EnterDebounceSt_A 6662990 21 0 0
EnterDetectSt_A 6662990 20 0 0
EnterStableSt_A 6662990 20 0 0
PulseIsPulse_A 6662990 20 0 0
StayInStableSt 6662990 1494 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 6662990 4912 0 0
gen_low_level_sva.LowLevelEvent_A 6662990 6217992 0 0
gen_not_sticky_sva.StableStDropOut_A 6662990 7 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 41 0 0
T1 613 2 0 0
T2 1420 0 0 0
T3 504 0 0 0
T6 0 2 0 0
T7 490 0 0 0
T9 0 2 0 0
T13 495 0 0 0
T14 423 0 0 0
T15 639 0 0 0
T16 431 0 0 0
T17 435 0 0 0
T18 403 0 0 0
T34 0 1 0 0
T35 0 2 0 0
T53 0 2 0 0
T125 0 2 0 0
T163 0 2 0 0
T164 0 2 0 0
T186 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 1041 0 0
T1 613 22 0 0
T2 1420 0 0 0
T3 504 0 0 0
T6 0 52 0 0
T7 490 0 0 0
T9 0 56 0 0
T13 495 0 0 0
T14 423 0 0 0
T15 639 0 0 0
T16 431 0 0 0
T17 435 0 0 0
T18 403 0 0 0
T34 0 20 0 0
T35 0 42 0 0
T53 0 14 0 0
T125 0 14 0 0
T163 0 51 0 0
T164 0 47 0 0
T186 0 84 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 6216135 0 0
T1 613 210 0 0
T2 1420 1019 0 0
T3 504 103 0 0
T4 446 45 0 0
T5 522 121 0 0
T13 495 94 0 0
T14 423 22 0 0
T15 639 238 0 0
T16 431 30 0 0
T17 435 34 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 1526 0 0
T1 613 18 0 0
T2 1420 0 0 0
T3 504 0 0 0
T6 0 21 0 0
T7 490 0 0 0
T9 0 41 0 0
T13 495 0 0 0
T14 423 0 0 0
T15 639 0 0 0
T16 431 0 0 0
T17 435 0 0 0
T18 403 0 0 0
T35 0 2 0 0
T53 0 6 0 0
T125 0 180 0 0
T163 0 212 0 0
T164 0 45 0 0
T183 0 100 0 0
T186 0 41 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 20 0 0
T1 613 1 0 0
T2 1420 0 0 0
T3 504 0 0 0
T6 0 1 0 0
T7 490 0 0 0
T9 0 1 0 0
T13 495 0 0 0
T14 423 0 0 0
T15 639 0 0 0
T16 431 0 0 0
T17 435 0 0 0
T18 403 0 0 0
T35 0 1 0 0
T53 0 1 0 0
T125 0 1 0 0
T163 0 1 0 0
T164 0 1 0 0
T183 0 2 0 0
T186 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 5616108 0 0
T1 613 4 0 0
T2 1420 1019 0 0
T3 504 103 0 0
T4 446 45 0 0
T5 522 121 0 0
T13 495 94 0 0
T14 423 22 0 0
T15 639 238 0 0
T16 431 30 0 0
T17 435 34 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 5617894 0 0
T1 613 4 0 0
T2 1420 1020 0 0
T3 504 104 0 0
T4 446 46 0 0
T5 522 122 0 0
T13 495 95 0 0
T14 423 23 0 0
T15 639 239 0 0
T16 431 31 0 0
T17 435 35 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 21 0 0
T1 613 1 0 0
T2 1420 0 0 0
T3 504 0 0 0
T6 0 1 0 0
T7 490 0 0 0
T9 0 1 0 0
T13 495 0 0 0
T14 423 0 0 0
T15 639 0 0 0
T16 431 0 0 0
T17 435 0 0 0
T18 403 0 0 0
T34 0 1 0 0
T35 0 1 0 0
T53 0 1 0 0
T125 0 1 0 0
T163 0 1 0 0
T164 0 1 0 0
T186 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 20 0 0
T1 613 1 0 0
T2 1420 0 0 0
T3 504 0 0 0
T6 0 1 0 0
T7 490 0 0 0
T9 0 1 0 0
T13 495 0 0 0
T14 423 0 0 0
T15 639 0 0 0
T16 431 0 0 0
T17 435 0 0 0
T18 403 0 0 0
T35 0 1 0 0
T53 0 1 0 0
T125 0 1 0 0
T163 0 1 0 0
T164 0 1 0 0
T183 0 2 0 0
T186 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 20 0 0
T1 613 1 0 0
T2 1420 0 0 0
T3 504 0 0 0
T6 0 1 0 0
T7 490 0 0 0
T9 0 1 0 0
T13 495 0 0 0
T14 423 0 0 0
T15 639 0 0 0
T16 431 0 0 0
T17 435 0 0 0
T18 403 0 0 0
T35 0 1 0 0
T53 0 1 0 0
T125 0 1 0 0
T163 0 1 0 0
T164 0 1 0 0
T183 0 2 0 0
T186 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 20 0 0
T1 613 1 0 0
T2 1420 0 0 0
T3 504 0 0 0
T6 0 1 0 0
T7 490 0 0 0
T9 0 1 0 0
T13 495 0 0 0
T14 423 0 0 0
T15 639 0 0 0
T16 431 0 0 0
T17 435 0 0 0
T18 403 0 0 0
T35 0 1 0 0
T53 0 1 0 0
T125 0 1 0 0
T163 0 1 0 0
T164 0 1 0 0
T183 0 2 0 0
T186 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 1494 0 0
T1 613 17 0 0
T2 1420 0 0 0
T3 504 0 0 0
T6 0 20 0 0
T7 490 0 0 0
T9 0 39 0 0
T13 495 0 0 0
T14 423 0 0 0
T15 639 0 0 0
T16 431 0 0 0
T17 435 0 0 0
T18 403 0 0 0
T35 0 1 0 0
T53 0 5 0 0
T125 0 178 0 0
T163 0 210 0 0
T164 0 43 0 0
T183 0 97 0 0
T186 0 39 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 4912 0 0
T1 613 1 0 0
T2 1420 0 0 0
T3 504 1 0 0
T4 446 1 0 0
T5 522 5 0 0
T7 0 1 0 0
T8 0 1 0 0
T13 495 7 0 0
T14 423 2 0 0
T15 639 0 0 0
T16 431 2 0 0
T17 435 5 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 6217992 0 0
T1 613 213 0 0
T2 1420 1020 0 0
T3 504 104 0 0
T4 446 46 0 0
T5 522 122 0 0
T13 495 95 0 0
T14 423 23 0 0
T15 639 239 0 0
T16 431 31 0 0
T17 435 35 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 7 0 0
T1 613 1 0 0
T2 1420 0 0 0
T3 504 0 0 0
T6 0 1 0 0
T7 490 0 0 0
T13 495 0 0 0
T14 423 0 0 0
T15 639 0 0 0
T16 431 0 0 0
T17 435 0 0 0
T18 403 0 0 0
T53 0 1 0 0
T183 0 1 0 0
T189 0 1 0 0
T205 0 1 0 0
T206 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL464495.65
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323093.75
ALWAYS21933100.00

59 end else begin : gen_trigger_active_high 60 1/1 assign trigger_active = (trigger_i == 1'b1); Tests: T4 T5 T1  61 end 62 63 // In case of edge events, we also need to detect the transition. 64 logic trigger_event; 65 if (EventType inside {EdgeToLow, EdgeToHigh}) begin : gen_trigger_event_edge 66 // This flop is always active, no matter the enable state. 67 logic trigger_active_q; 68 always_ff @(posedge clk_i or negedge rst_ni) begin : p_trigger_reg 69 1/1 if (!rst_ni) begin Tests: T4 T5 T1  70 1/1 trigger_active_q <= 1'b0; Tests: T4 T5 T1  71 end else begin 72 1/1 trigger_active_q <= trigger_active; Tests: T4 T5 T1  73 end 74 end 75 76 1/1 assign trigger_event = trigger_active & ~trigger_active_q; Tests: T4 T5 T1  77 // In case of level events, the event is equal to the level being active. 78 end else begin : gen_trigger_event_level 79 assign trigger_event = trigger_active; 80 end 81 82 ///////////////// 83 // Timer Logic // 84 ///////////////// 85 86 // Take the maximum width of both timer values. 87 localparam int unsigned TimerWidth = 88 (DetectTimerWidth > DebounceTimerWidth) ? DetectTimerWidth : DebounceTimerWidth; 89 90 logic cnt_en, cnt_clr; 91 logic [TimerWidth-1:0] cnt_d, cnt_q; 92 1/1 assign cnt_d = (cnt_clr) ? '0 : Tests: T1 T11 T34  93 (cnt_en) ? cnt_q + 1'b1 : 94 cnt_q; 95 96 97 logic cnt_done, thresh_sel; 98 logic [TimerWidth-1:0] thresh; 99 1/1 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : Tests: T4 T1 T3  100 TimerWidth'(cfg_debounce_timer_i); 101 1/1 assign cnt_done = (cnt_q >= thresh); Tests: T4 T1 T3  102 103 always_ff @(posedge clk_i or negedge rst_ni) begin : p_cnt_reg 104 1/1 if (!rst_ni) begin Tests: T4 T5 T1  105 1/1 cnt_q <= '0; Tests: T4 T5 T1  106 end else begin 107 1/1 cnt_q <= cnt_d; Tests: T4 T5 T1  108 end 109 end 110 111 ///////// 112 // FSM // 113 ///////// 114 115 typedef enum logic [1:0] { 116 IdleSt, 117 DebounceSt, 118 DetectSt, 119 StableSt 120 } state_t; 121 122 state_t state_d, state_q; 123 124 always_comb begin : p_fsm 125 1/1 state_d = state_q; Tests: T4 T5 T1  126 127 // Counter controls (clear has priority). 128 1/1 cnt_clr = 1'b0; Tests: T4 T5 T1  129 1/1 cnt_en = 1'b0; Tests: T4 T5 T1  130 131 // Detected outputs 132 1/1 event_detected_o = 1'b0; Tests: T4 T5 T1  133 1/1 event_detected_pulse_o = 1'b0; Tests: T4 T5 T1  134 135 // Threshold select 136 // 0: debounce 137 // 1: detect 138 1/1 thresh_sel = 1'b0; Tests: T4 T5 T1  139 140 1/1 unique case (state_q) Tests: T4 T5 T1  141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 1/1 if (trigger_event && cfg_enable_i) begin Tests: T4 T5 T1  148 1/1 state_d = DebounceSt; Tests: T1 T11 T34  149 1/1 cnt_en = 1'b1; Tests: T1 T11 T34  150 end MISSING_ELSE 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 1/1 cnt_en = 1'b1; Tests: T1 T11 T34  161 // Unconditionally go back to idle if the detector is disabled. 162 1/1 if (!cfg_enable_i) begin Tests: T1 T11 T34  163 1/1 state_d = IdleSt; Tests: T34  164 1/1 cnt_clr = 1'b1; Tests: T34  165 1/1 end else if (cnt_done) begin Tests: T1 T11 T34  166 1/1 cnt_clr = 1'b1; Tests: T1 T11 T35  167 1/1 if (trigger_active) begin Tests: T1 T11 T35  168 1/1 state_d = DetectSt; Tests: T1 T11 T35  169 end else begin 170 1/1 state_d = IdleSt; Tests: T110 T191 T218  171 end 172 end MISSING_ELSE 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 1/1 thresh_sel = 1'b1; Tests: T1 T11 T35  182 1/1 cnt_en = 1'b1; Tests: T1 T11 T35  183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 1/1 if (!cfg_enable_i || !trigger_active) begin Tests: T1 T11 T35  186 0/1 ==> state_d = IdleSt; 187 0/1 ==> cnt_clr = 1'b1; 188 // If the trigger is active, count up. 189 end else begin 190 1/1 if (cnt_done) begin Tests: T1 T11 T35  191 1/1 state_d = StableSt; Tests: T1 T11 T35  192 1/1 cnt_clr = 1'b1; Tests: T1 T11 T35  193 1/1 event_detected_o = 1'b1; Tests: T1 T11 T35  194 1/1 event_detected_pulse_o = 1'b1; Tests: T1 T11 T35  195 end ==> MISSING_ELSE 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 1/1 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin Tests: T1 T11 T35  206 1/1 state_d = IdleSt; Tests: T1 T35 T51  207 // Otherwise keep the event detected output signal high. 208 end else begin 209 1/1 event_detected_o = 1'b1; Tests: T1 T11 T35  210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; Exclude Annotation: VC_COV_UNR 215 endcase // state_q 216 end 217 218 always_ff @(posedge clk_i or negedge rst_ni) begin : p_fsm_reg 219 1/1 if (!rst_ni) begin Tests: T4 T5 T1  220 1/1 state_q <= IdleSt; Tests: T4 T5 T1  221 end else begin 222 1/1 state_q <= state_d; Tests: T4 T5 T1 

Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions222090.91
Logical222090.91
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT4,T5,T1
1CoveredT4,T5,T1

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT4,T5,T1
10CoveredT4,T5,T1
11CoveredT4,T5,T1

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT4,T5,T1
1CoveredT1,T11,T34

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTests
0CoveredT4,T5,T1
1CoveredT1,T11,T34

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT4,T5,T1
1CoveredT1,T11,T35

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT1,T9,T11
10CoveredT4,T5,T13
11CoveredT1,T11,T34

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT1,T11,T35
01Not Covered
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT1,T11,T35
01CoveredT1,T51,T140
10CoveredT35

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT1,T11,T35
1-CoveredT1,T51,T140

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 5 83.33
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T1,T11,T34
DetectSt 168 Covered T1,T11,T35
IdleSt 163 Covered T4,T5,T1
StableSt 191 Covered T1,T11,T35


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T1,T11,T35
DebounceSt->IdleSt 163 Covered T34,T140,T110
DetectSt->IdleSt 186 Not Covered
DetectSt->StableSt 191 Covered T1,T11,T35
IdleSt->DebounceSt 148 Covered T1,T11,T34
StableSt->IdleSt 206 Covered T1,T35,T51



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 21 20 95.24
TERNARY 92 3 3 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00


92 assign cnt_d = (cnt_clr) ? '0 : -1- ==> 93 (cnt_en) ? cnt_q + 1'b1 : -2- ==> ==>

Branches:
-1--2-StatusTests
1 - Covered T1,T11,T34
0 1 Covered T1,T11,T34
0 0 Covered T4,T5,T1


99 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T1,T11,T35
0 Covered T4,T5,T1


104 if (!rst_ni) begin -1- 105 cnt_q <= '0; ==> 106 end else begin 107 cnt_q <= cnt_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T1
0 Covered T4,T5,T1


140 unique case (state_q) -1- 141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 if (trigger_event && cfg_enable_i) begin -2- 148 state_d = DebounceSt; ==> 149 cnt_en = 1'b1; 150 end MISSING_ELSE ==> 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 cnt_en = 1'b1; 161 // Unconditionally go back to idle if the detector is disabled. 162 if (!cfg_enable_i) begin -3- 163 state_d = IdleSt; ==> 164 cnt_clr = 1'b1; 165 end else if (cnt_done) begin -4- 166 cnt_clr = 1'b1; 167 if (trigger_active) begin -5- 168 state_d = DetectSt; ==> 169 end else begin 170 state_d = IdleSt; ==> 171 end 172 end MISSING_ELSE ==> 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 thresh_sel = 1'b1; 182 cnt_en = 1'b1; 183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 if (!cfg_enable_i || !trigger_active) begin -6- 186 state_d = IdleSt; ==> 187 cnt_clr = 1'b1; 188 // If the trigger is active, count up. 189 end else begin 190 if (cnt_done) begin -7- 191 state_d = StableSt; ==> 192 cnt_clr = 1'b1; 193 event_detected_o = 1'b1; 194 event_detected_pulse_o = 1'b1; 195 end MISSING_ELSE ==> (Excluded) Exclude Annotation: VC_COV_UNR 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin -8- 206 state_d = IdleSt; ==> 207 // Otherwise keep the event detected output signal high. 208 end else begin 209 event_detected_o = 1'b1; ==> 210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; ==> (Excluded) Exclude Annotation: VC_COV_UNR

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T1,T11,T34
IdleSt 0 - - - - - - Covered T4,T5,T1
DebounceSt - 1 - - - - - Covered T34
DebounceSt - 0 1 1 - - - Covered T1,T11,T35
DebounceSt - 0 1 0 - - - Covered T110,T191,T218
DebounceSt - 0 0 - - - - Covered T1,T11,T34
DetectSt - - - - 1 - - Not Covered
DetectSt - - - - 0 1 - Covered T1,T11,T35
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T1,T35,T51
StableSt - - - - - - 0 Covered T1,T11,T35
default - - - - - - - Excluded VC_COV_UNR


219 if (!rst_ni) begin -1- 220 state_q <= IdleSt; ==> 221 end else begin 222 state_q <= state_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T1
0 Covered T4,T5,T1


69 if (!rst_ni) begin -1- 70 trigger_active_q <= 1'b0; ==> 71 end else begin 72 trigger_active_q <= trigger_active; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T1
0 Covered T4,T5,T1


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 14 93.33
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 14 93.33




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 6662990 82 0 0
CntIncr_A 6662990 99785 0 0
CntNoWrap_A 6662990 6216094 0 0
DetectStDropOut_A 6662990 0 0 0
DetectedOut_A 6662990 14808 0 0
DetectedPulseOut_A 6662990 39 0 0
DisabledIdleSt_A 6662990 6017254 0 0
DisabledNoDetection_A 6662990 6019039 0 0
EnterDebounceSt_A 6662990 44 0 0
EnterDetectSt_A 6662990 39 0 0
EnterStableSt_A 6662990 39 0 0
PulseIsPulse_A 6662990 39 0 0
StayInStableSt 6662990 14757 0 0
gen_high_level_sva.HighLevelEvent_A 6662990 6217992 0 0
gen_not_sticky_sva.StableStDropOut_A 6662990 26 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 82 0 0
T1 613 2 0 0
T2 1420 0 0 0
T3 504 0 0 0
T7 490 0 0 0
T11 0 2 0 0
T13 495 0 0 0
T14 423 0 0 0
T15 639 0 0 0
T16 431 0 0 0
T17 435 0 0 0
T18 403 0 0 0
T34 0 1 0 0
T35 0 2 0 0
T49 0 4 0 0
T51 0 2 0 0
T109 0 2 0 0
T140 0 2 0 0
T164 0 2 0 0
T173 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 99785 0 0
T1 613 22 0 0
T2 1420 0 0 0
T3 504 0 0 0
T7 490 0 0 0
T11 0 75 0 0
T13 495 0 0 0
T14 423 0 0 0
T15 639 0 0 0
T16 431 0 0 0
T17 435 0 0 0
T18 403 0 0 0
T34 0 20 0 0
T35 0 42 0 0
T49 0 90 0 0
T51 0 98 0 0
T109 0 82 0 0
T140 0 188 0 0
T164 0 47 0 0
T173 0 98 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 6216094 0 0
T1 613 210 0 0
T2 1420 1019 0 0
T3 504 103 0 0
T4 446 45 0 0
T5 522 121 0 0
T13 495 94 0 0
T14 423 22 0 0
T15 639 238 0 0
T16 431 30 0 0
T17 435 34 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 14808 0 0
T1 613 17 0 0
T2 1420 0 0 0
T3 504 0 0 0
T7 490 0 0 0
T11 0 44 0 0
T13 495 0 0 0
T14 423 0 0 0
T15 639 0 0 0
T16 431 0 0 0
T17 435 0 0 0
T18 403 0 0 0
T35 0 3 0 0
T49 0 234 0 0
T51 0 58 0 0
T109 0 327 0 0
T140 0 227 0 0
T164 0 171 0 0
T165 0 118 0 0
T173 0 202 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 39 0 0
T1 613 1 0 0
T2 1420 0 0 0
T3 504 0 0 0
T7 490 0 0 0
T11 0 1 0 0
T13 495 0 0 0
T14 423 0 0 0
T15 639 0 0 0
T16 431 0 0 0
T17 435 0 0 0
T18 403 0 0 0
T35 0 1 0 0
T49 0 2 0 0
T51 0 1 0 0
T109 0 1 0 0
T140 0 1 0 0
T164 0 1 0 0
T165 0 2 0 0
T173 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 6017254 0 0
T1 613 4 0 0
T2 1420 1019 0 0
T3 504 103 0 0
T4 446 45 0 0
T5 522 121 0 0
T13 495 94 0 0
T14 423 22 0 0
T15 639 238 0 0
T16 431 30 0 0
T17 435 34 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 6019039 0 0
T1 613 4 0 0
T2 1420 1020 0 0
T3 504 104 0 0
T4 446 46 0 0
T5 522 122 0 0
T13 495 95 0 0
T14 423 23 0 0
T15 639 239 0 0
T16 431 31 0 0
T17 435 35 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 44 0 0
T1 613 1 0 0
T2 1420 0 0 0
T3 504 0 0 0
T7 490 0 0 0
T11 0 1 0 0
T13 495 0 0 0
T14 423 0 0 0
T15 639 0 0 0
T16 431 0 0 0
T17 435 0 0 0
T18 403 0 0 0
T34 0 1 0 0
T35 0 1 0 0
T49 0 2 0 0
T51 0 1 0 0
T109 0 1 0 0
T140 0 2 0 0
T164 0 1 0 0
T173 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 39 0 0
T1 613 1 0 0
T2 1420 0 0 0
T3 504 0 0 0
T7 490 0 0 0
T11 0 1 0 0
T13 495 0 0 0
T14 423 0 0 0
T15 639 0 0 0
T16 431 0 0 0
T17 435 0 0 0
T18 403 0 0 0
T35 0 1 0 0
T49 0 2 0 0
T51 0 1 0 0
T109 0 1 0 0
T140 0 1 0 0
T164 0 1 0 0
T165 0 2 0 0
T173 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 39 0 0
T1 613 1 0 0
T2 1420 0 0 0
T3 504 0 0 0
T7 490 0 0 0
T11 0 1 0 0
T13 495 0 0 0
T14 423 0 0 0
T15 639 0 0 0
T16 431 0 0 0
T17 435 0 0 0
T18 403 0 0 0
T35 0 1 0 0
T49 0 2 0 0
T51 0 1 0 0
T109 0 1 0 0
T140 0 1 0 0
T164 0 1 0 0
T165 0 2 0 0
T173 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 39 0 0
T1 613 1 0 0
T2 1420 0 0 0
T3 504 0 0 0
T7 490 0 0 0
T11 0 1 0 0
T13 495 0 0 0
T14 423 0 0 0
T15 639 0 0 0
T16 431 0 0 0
T17 435 0 0 0
T18 403 0 0 0
T35 0 1 0 0
T49 0 2 0 0
T51 0 1 0 0
T109 0 1 0 0
T140 0 1 0 0
T164 0 1 0 0
T165 0 2 0 0
T173 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 14757 0 0
T1 613 16 0 0
T2 1420 0 0 0
T3 504 0 0 0
T7 490 0 0 0
T11 0 42 0 0
T13 495 0 0 0
T14 423 0 0 0
T15 639 0 0 0
T16 431 0 0 0
T17 435 0 0 0
T18 403 0 0 0
T35 0 2 0 0
T49 0 231 0 0
T51 0 57 0 0
T109 0 325 0 0
T140 0 226 0 0
T164 0 169 0 0
T165 0 116 0 0
T173 0 200 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 6217992 0 0
T1 613 213 0 0
T2 1420 1020 0 0
T3 504 104 0 0
T4 446 46 0 0
T5 522 122 0 0
T13 495 95 0 0
T14 423 23 0 0
T15 639 239 0 0
T16 431 31 0 0
T17 435 35 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 26 0 0
T1 613 1 0 0
T2 1420 0 0 0
T3 504 0 0 0
T7 490 0 0 0
T13 495 0 0 0
T14 423 0 0 0
T15 639 0 0 0
T16 431 0 0 0
T17 435 0 0 0
T18 403 0 0 0
T49 0 1 0 0
T51 0 1 0 0
T140 0 1 0 0
T165 0 2 0 0
T182 0 1 0 0
T183 0 1 0 0
T190 0 1 0 0
T191 0 1 0 0
T219 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL464495.65
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323093.75
ALWAYS21933100.00

57 if (EventType inside {LowLevel, EdgeToLow}) begin : gen_trigger_active_low 58 1/1 assign trigger_active = (trigger_i == 1'b0); Tests: T4 T5 T1  59 end else begin : gen_trigger_active_high 60 assign trigger_active = (trigger_i == 1'b1); 61 end 62 63 // In case of edge events, we also need to detect the transition. 64 logic trigger_event; 65 if (EventType inside {EdgeToLow, EdgeToHigh}) begin : gen_trigger_event_edge 66 // This flop is always active, no matter the enable state. 67 logic trigger_active_q; 68 always_ff @(posedge clk_i or negedge rst_ni) begin : p_trigger_reg 69 1/1 if (!rst_ni) begin Tests: T4 T5 T1  70 1/1 trigger_active_q <= 1'b0; Tests: T4 T5 T1  71 end else begin 72 1/1 trigger_active_q <= trigger_active; Tests: T4 T5 T1  73 end 74 end 75 76 1/1 assign trigger_event = trigger_active & ~trigger_active_q; Tests: T4 T5 T1  77 // In case of level events, the event is equal to the level being active. 78 end else begin : gen_trigger_event_level 79 assign trigger_event = trigger_active; 80 end 81 82 ///////////////// 83 // Timer Logic // 84 ///////////////// 85 86 // Take the maximum width of both timer values. 87 localparam int unsigned TimerWidth = 88 (DetectTimerWidth > DebounceTimerWidth) ? DetectTimerWidth : DebounceTimerWidth; 89 90 logic cnt_en, cnt_clr; 91 logic [TimerWidth-1:0] cnt_d, cnt_q; 92 1/1 assign cnt_d = (cnt_clr) ? '0 : Tests: T6 T50 T34  93 (cnt_en) ? cnt_q + 1'b1 : 94 cnt_q; 95 96 97 logic cnt_done, thresh_sel; 98 logic [TimerWidth-1:0] thresh; 99 1/1 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : Tests: T4 T1 T3  100 TimerWidth'(cfg_debounce_timer_i); 101 1/1 assign cnt_done = (cnt_q >= thresh); Tests: T4 T1 T3  102 103 always_ff @(posedge clk_i or negedge rst_ni) begin : p_cnt_reg 104 1/1 if (!rst_ni) begin Tests: T4 T5 T1  105 1/1 cnt_q <= '0; Tests: T4 T5 T1  106 end else begin 107 1/1 cnt_q <= cnt_d; Tests: T4 T5 T1  108 end 109 end 110 111 ///////// 112 // FSM // 113 ///////// 114 115 typedef enum logic [1:0] { 116 IdleSt, 117 DebounceSt, 118 DetectSt, 119 StableSt 120 } state_t; 121 122 state_t state_d, state_q; 123 124 always_comb begin : p_fsm 125 1/1 state_d = state_q; Tests: T4 T5 T1  126 127 // Counter controls (clear has priority). 128 1/1 cnt_clr = 1'b0; Tests: T4 T5 T1  129 1/1 cnt_en = 1'b0; Tests: T4 T5 T1  130 131 // Detected outputs 132 1/1 event_detected_o = 1'b0; Tests: T4 T5 T1  133 1/1 event_detected_pulse_o = 1'b0; Tests: T4 T5 T1  134 135 // Threshold select 136 // 0: debounce 137 // 1: detect 138 1/1 thresh_sel = 1'b0; Tests: T4 T5 T1  139 140 1/1 unique case (state_q) Tests: T4 T5 T1  141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 1/1 if (trigger_event && cfg_enable_i) begin Tests: T4 T5 T1  148 1/1 state_d = DebounceSt; Tests: T6 T50 T34  149 1/1 cnt_en = 1'b1; Tests: T6 T50 T34  150 end MISSING_ELSE 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 1/1 cnt_en = 1'b1; Tests: T6 T50 T34  161 // Unconditionally go back to idle if the detector is disabled. 162 1/1 if (!cfg_enable_i) begin Tests: T6 T50 T34  163 1/1 state_d = IdleSt; Tests: T34  164 1/1 cnt_clr = 1'b1; Tests: T34  165 1/1 end else if (cnt_done) begin Tests: T6 T50 T34  166 1/1 cnt_clr = 1'b1; Tests: T6 T50 T35  167 1/1 if (trigger_active) begin Tests: T6 T50 T35  168 1/1 state_d = DetectSt; Tests: T6 T50 T35  169 end else begin 170 1/1 state_d = IdleSt; Tests: T175 T196  171 end 172 end MISSING_ELSE 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 1/1 thresh_sel = 1'b1; Tests: T6 T50 T35  182 1/1 cnt_en = 1'b1; Tests: T6 T50 T35  183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 1/1 if (!cfg_enable_i || !trigger_active) begin Tests: T6 T50 T35  186 0/1 ==> state_d = IdleSt; 187 0/1 ==> cnt_clr = 1'b1; 188 // If the trigger is active, count up. 189 end else begin 190 1/1 if (cnt_done) begin Tests: T6 T50 T35  191 1/1 state_d = StableSt; Tests: T6 T50 T35  192 1/1 cnt_clr = 1'b1; Tests: T6 T50 T35  193 1/1 event_detected_o = 1'b1; Tests: T6 T50 T35  194 1/1 event_detected_pulse_o = 1'b1; Tests: T6 T50 T35  195 end ==> MISSING_ELSE 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 1/1 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin Tests: T6 T50 T35  206 1/1 state_d = IdleSt; Tests: T35 T140 T48  207 // Otherwise keep the event detected output signal high. 208 end else begin 209 1/1 event_detected_o = 1'b1; Tests: T6 T50 T35  210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; Exclude Annotation: VC_COV_UNR 215 endcase // state_q 216 end 217 218 always_ff @(posedge clk_i or negedge rst_ni) begin : p_fsm_reg 219 1/1 if (!rst_ni) begin Tests: T4 T5 T1  220 1/1 state_q <= IdleSt; Tests: T4 T5 T1  221 end else begin 222 1/1 state_q <= state_d; Tests: T4 T5 T1 

Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions222090.91
Logical222090.91
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT4,T5,T1
1CoveredT4,T5,T1

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT4,T5,T1
10CoveredT4,T5,T1
11CoveredT4,T5,T1

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT4,T5,T1
1CoveredT6,T50,T34

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTests
0CoveredT4,T5,T1
1CoveredT6,T50,T34

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT4,T5,T1
1CoveredT6,T50,T35

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT6,T50,T34
10CoveredT4,T5,T1
11CoveredT6,T50,T34

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT6,T50,T35
01Not Covered
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT6,T50,T35
01CoveredT140,T48,T165
10CoveredT35

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT6,T50,T35
1-CoveredT140,T48,T165

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 5 83.33
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T6,T50,T34
DetectSt 168 Covered T6,T50,T35
IdleSt 163 Covered T4,T5,T1
StableSt 191 Covered T6,T50,T35


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T6,T50,T35
DebounceSt->IdleSt 163 Covered T34,T175,T196
DetectSt->IdleSt 186 Not Covered
DetectSt->StableSt 191 Covered T6,T50,T35
IdleSt->DebounceSt 148 Covered T6,T50,T34
StableSt->IdleSt 206 Covered T35,T140,T48



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 21 20 95.24
TERNARY 92 3 3 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00


92 assign cnt_d = (cnt_clr) ? '0 : -1- ==> 93 (cnt_en) ? cnt_q + 1'b1 : -2- ==> ==>

Branches:
-1--2-StatusTests
1 - Covered T6,T50,T34
0 1 Covered T6,T50,T34
0 0 Covered T4,T5,T1


99 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T6,T50,T35
0 Covered T4,T5,T1


104 if (!rst_ni) begin -1- 105 cnt_q <= '0; ==> 106 end else begin 107 cnt_q <= cnt_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T1
0 Covered T4,T5,T1


140 unique case (state_q) -1- 141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 if (trigger_event && cfg_enable_i) begin -2- 148 state_d = DebounceSt; ==> 149 cnt_en = 1'b1; 150 end MISSING_ELSE ==> 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 cnt_en = 1'b1; 161 // Unconditionally go back to idle if the detector is disabled. 162 if (!cfg_enable_i) begin -3- 163 state_d = IdleSt; ==> 164 cnt_clr = 1'b1; 165 end else if (cnt_done) begin -4- 166 cnt_clr = 1'b1; 167 if (trigger_active) begin -5- 168 state_d = DetectSt; ==> 169 end else begin 170 state_d = IdleSt; ==> 171 end 172 end MISSING_ELSE ==> 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 thresh_sel = 1'b1; 182 cnt_en = 1'b1; 183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 if (!cfg_enable_i || !trigger_active) begin -6- 186 state_d = IdleSt; ==> 187 cnt_clr = 1'b1; 188 // If the trigger is active, count up. 189 end else begin 190 if (cnt_done) begin -7- 191 state_d = StableSt; ==> 192 cnt_clr = 1'b1; 193 event_detected_o = 1'b1; 194 event_detected_pulse_o = 1'b1; 195 end MISSING_ELSE ==> (Excluded) Exclude Annotation: VC_COV_UNR 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin -8- 206 state_d = IdleSt; ==> 207 // Otherwise keep the event detected output signal high. 208 end else begin 209 event_detected_o = 1'b1; ==> 210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; ==> (Excluded) Exclude Annotation: VC_COV_UNR

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T6,T50,T34
IdleSt 0 - - - - - - Covered T4,T5,T1
DebounceSt - 1 - - - - - Covered T34
DebounceSt - 0 1 1 - - - Covered T6,T50,T35
DebounceSt - 0 1 0 - - - Covered T175,T196
DebounceSt - 0 0 - - - - Covered T6,T50,T34
DetectSt - - - - 1 - - Not Covered
DetectSt - - - - 0 1 - Covered T6,T50,T35
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T35,T140,T48
StableSt - - - - - - 0 Covered T6,T50,T35
default - - - - - - - Excluded VC_COV_UNR


219 if (!rst_ni) begin -1- 220 state_q <= IdleSt; ==> 221 end else begin 222 state_q <= state_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T1
0 Covered T4,T5,T1


69 if (!rst_ni) begin -1- 70 trigger_active_q <= 1'b0; ==> 71 end else begin 72 trigger_active_q <= trigger_active; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T1
0 Covered T4,T5,T1


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[5].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 15 93.75
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 15 93.75




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 6662990 61 0 0
CntIncr_A 6662990 174496 0 0
CntNoWrap_A 6662990 6216115 0 0
DetectStDropOut_A 6662990 0 0 0
DetectedOut_A 6662990 66619 0 0
DetectedPulseOut_A 6662990 29 0 0
DisabledIdleSt_A 6662990 5645752 0 0
DisabledNoDetection_A 6662990 5647535 0 0
EnterDebounceSt_A 6662990 32 0 0
EnterDetectSt_A 6662990 29 0 0
EnterStableSt_A 6662990 29 0 0
PulseIsPulse_A 6662990 29 0 0
StayInStableSt 6662990 66576 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 6662990 4831 0 0
gen_low_level_sva.LowLevelEvent_A 6662990 6217992 0 0
gen_not_sticky_sva.StableStDropOut_A 6662990 14 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 61 0 0
T6 754 2 0 0
T24 2162 0 0 0
T26 495 0 0 0
T30 677 0 0 0
T32 456 0 0 0
T34 0 1 0 0
T35 0 2 0 0
T48 0 4 0 0
T50 0 2 0 0
T51 0 2 0 0
T74 642 0 0 0
T113 4504 0 0 0
T140 0 2 0 0
T165 0 4 0 0
T175 0 1 0 0
T193 408 0 0 0
T194 408 0 0 0
T195 434 0 0 0
T196 0 1 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 174496 0 0
T6 754 52 0 0
T24 2162 0 0 0
T26 495 0 0 0
T30 677 0 0 0
T32 456 0 0 0
T34 0 22 0 0
T35 0 42 0 0
T48 0 118 0 0
T50 0 45 0 0
T51 0 98 0 0
T74 642 0 0 0
T113 4504 0 0 0
T140 0 97 0 0
T165 0 64 0 0
T175 0 46 0 0
T193 408 0 0 0
T194 408 0 0 0
T195 434 0 0 0
T196 0 95 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 6216115 0 0
T1 613 212 0 0
T2 1420 1019 0 0
T3 504 103 0 0
T4 446 45 0 0
T5 522 121 0 0
T13 495 94 0 0
T14 423 22 0 0
T15 639 238 0 0
T16 431 30 0 0
T17 435 34 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 66619 0 0
T6 754 47 0 0
T24 2162 0 0 0
T26 495 0 0 0
T30 677 0 0 0
T32 456 0 0 0
T35 0 3 0 0
T48 0 149 0 0
T50 0 45 0 0
T51 0 43 0 0
T74 642 0 0 0
T113 4504 0 0 0
T140 0 44 0 0
T165 0 129 0 0
T182 0 210 0 0
T192 0 152 0 0
T193 408 0 0 0
T194 408 0 0 0
T195 434 0 0 0
T219 0 44 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 29 0 0
T6 754 1 0 0
T24 2162 0 0 0
T26 495 0 0 0
T30 677 0 0 0
T32 456 0 0 0
T35 0 1 0 0
T48 0 2 0 0
T50 0 1 0 0
T51 0 1 0 0
T74 642 0 0 0
T113 4504 0 0 0
T140 0 1 0 0
T165 0 2 0 0
T182 0 1 0 0
T192 0 1 0 0
T193 408 0 0 0
T194 408 0 0 0
T195 434 0 0 0
T219 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 5645752 0 0
T1 613 212 0 0
T2 1420 1019 0 0
T3 504 103 0 0
T4 446 45 0 0
T5 522 121 0 0
T13 495 94 0 0
T14 423 22 0 0
T15 639 238 0 0
T16 431 30 0 0
T17 435 34 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 5647535 0 0
T1 613 213 0 0
T2 1420 1020 0 0
T3 504 104 0 0
T4 446 46 0 0
T5 522 122 0 0
T13 495 95 0 0
T14 423 23 0 0
T15 639 239 0 0
T16 431 31 0 0
T17 435 35 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 32 0 0
T6 754 1 0 0
T24 2162 0 0 0
T26 495 0 0 0
T30 677 0 0 0
T32 456 0 0 0
T34 0 1 0 0
T35 0 1 0 0
T48 0 2 0 0
T50 0 1 0 0
T51 0 1 0 0
T74 642 0 0 0
T113 4504 0 0 0
T140 0 1 0 0
T165 0 2 0 0
T175 0 1 0 0
T193 408 0 0 0
T194 408 0 0 0
T195 434 0 0 0
T196 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 29 0 0
T6 754 1 0 0
T24 2162 0 0 0
T26 495 0 0 0
T30 677 0 0 0
T32 456 0 0 0
T35 0 1 0 0
T48 0 2 0 0
T50 0 1 0 0
T51 0 1 0 0
T74 642 0 0 0
T113 4504 0 0 0
T140 0 1 0 0
T165 0 2 0 0
T182 0 1 0 0
T192 0 1 0 0
T193 408 0 0 0
T194 408 0 0 0
T195 434 0 0 0
T219 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 29 0 0
T6 754 1 0 0
T24 2162 0 0 0
T26 495 0 0 0
T30 677 0 0 0
T32 456 0 0 0
T35 0 1 0 0
T48 0 2 0 0
T50 0 1 0 0
T51 0 1 0 0
T74 642 0 0 0
T113 4504 0 0 0
T140 0 1 0 0
T165 0 2 0 0
T182 0 1 0 0
T192 0 1 0 0
T193 408 0 0 0
T194 408 0 0 0
T195 434 0 0 0
T219 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 29 0 0
T6 754 1 0 0
T24 2162 0 0 0
T26 495 0 0 0
T30 677 0 0 0
T32 456 0 0 0
T35 0 1 0 0
T48 0 2 0 0
T50 0 1 0 0
T51 0 1 0 0
T74 642 0 0 0
T113 4504 0 0 0
T140 0 1 0 0
T165 0 2 0 0
T182 0 1 0 0
T192 0 1 0 0
T193 408 0 0 0
T194 408 0 0 0
T195 434 0 0 0
T219 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 66576 0 0
T6 754 45 0 0
T24 2162 0 0 0
T26 495 0 0 0
T30 677 0 0 0
T32 456 0 0 0
T35 0 2 0 0
T48 0 147 0 0
T50 0 43 0 0
T51 0 41 0 0
T74 642 0 0 0
T113 4504 0 0 0
T140 0 43 0 0
T165 0 126 0 0
T182 0 208 0 0
T192 0 150 0 0
T193 408 0 0 0
T194 408 0 0 0
T195 434 0 0 0
T219 0 42 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 4831 0 0
T1 613 1 0 0
T2 1420 0 0 0
T3 504 1 0 0
T4 446 1 0 0
T5 522 5 0 0
T7 0 1 0 0
T8 0 1 0 0
T13 495 7 0 0
T14 423 4 0 0
T15 639 0 0 0
T16 431 2 0 0
T17 435 4 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 6217992 0 0
T1 613 213 0 0
T2 1420 1020 0 0
T3 504 104 0 0
T4 446 46 0 0
T5 522 122 0 0
T13 495 95 0 0
T14 423 23 0 0
T15 639 239 0 0
T16 431 31 0 0
T17 435 35 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 14 0 0
T48 0 2 0 0
T121 8624 0 0 0
T140 6929 1 0 0
T141 672 0 0 0
T165 0 1 0 0
T180 524 0 0 0
T181 491 0 0 0
T185 0 2 0 0
T187 0 1 0 0
T206 0 1 0 0
T220 0 1 0 0
T221 0 1 0 0
T222 0 1 0 0
T223 0 1 0 0
T224 882 0 0 0
T225 566 0 0 0
T226 502 0 0 0
T227 509 0 0 0
T228 422 0 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL464393.48
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125322990.62
ALWAYS21933100.00

59 end else begin : gen_trigger_active_high 60 1/1 assign trigger_active = (trigger_i == 1'b1); Tests: T5 T1 T13  61 end 62 63 // In case of edge events, we also need to detect the transition. 64 logic trigger_event; 65 if (EventType inside {EdgeToLow, EdgeToHigh}) begin : gen_trigger_event_edge 66 // This flop is always active, no matter the enable state. 67 logic trigger_active_q; 68 always_ff @(posedge clk_i or negedge rst_ni) begin : p_trigger_reg 69 1/1 if (!rst_ni) begin Tests: T4 T5 T1  70 1/1 trigger_active_q <= 1'b0; Tests: T4 T5 T1  71 end else begin 72 1/1 trigger_active_q <= trigger_active; Tests: T4 T5 T1  73 end 74 end 75 76 1/1 assign trigger_event = trigger_active & ~trigger_active_q; Tests: T5 T1 T13  77 // In case of level events, the event is equal to the level being active. 78 end else begin : gen_trigger_event_level 79 assign trigger_event = trigger_active; 80 end 81 82 ///////////////// 83 // Timer Logic // 84 ///////////////// 85 86 // Take the maximum width of both timer values. 87 localparam int unsigned TimerWidth = 88 (DetectTimerWidth > DebounceTimerWidth) ? DetectTimerWidth : DebounceTimerWidth; 89 90 logic cnt_en, cnt_clr; 91 logic [TimerWidth-1:0] cnt_d, cnt_q; 92 1/1 assign cnt_d = (cnt_clr) ? '0 : Tests: T6 T9 T11  93 (cnt_en) ? cnt_q + 1'b1 : 94 cnt_q; 95 96 97 logic cnt_done, thresh_sel; 98 logic [TimerWidth-1:0] thresh; 99 1/1 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : Tests: T4 T1 T3  100 TimerWidth'(cfg_debounce_timer_i); 101 1/1 assign cnt_done = (cnt_q >= thresh); Tests: T4 T1 T3  102 103 always_ff @(posedge clk_i or negedge rst_ni) begin : p_cnt_reg 104 1/1 if (!rst_ni) begin Tests: T4 T5 T1  105 1/1 cnt_q <= '0; Tests: T4 T5 T1  106 end else begin 107 1/1 cnt_q <= cnt_d; Tests: T4 T5 T1  108 end 109 end 110 111 ///////// 112 // FSM // 113 ///////// 114 115 typedef enum logic [1:0] { 116 IdleSt, 117 DebounceSt, 118 DetectSt, 119 StableSt 120 } state_t; 121 122 state_t state_d, state_q; 123 124 always_comb begin : p_fsm 125 1/1 state_d = state_q; Tests: T5 T1 T13  126 127 // Counter controls (clear has priority). 128 1/1 cnt_clr = 1'b0; Tests: T5 T1 T13  129 1/1 cnt_en = 1'b0; Tests: T5 T1 T13  130 131 // Detected outputs 132 1/1 event_detected_o = 1'b0; Tests: T5 T1 T13  133 1/1 event_detected_pulse_o = 1'b0; Tests: T5 T1 T13  134 135 // Threshold select 136 // 0: debounce 137 // 1: detect 138 1/1 thresh_sel = 1'b0; Tests: T5 T1 T13  139 140 1/1 unique case (state_q) Tests: T5 T1 T13  141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 1/1 if (trigger_event && cfg_enable_i) begin Tests: T5 T1 T13  148 1/1 state_d = DebounceSt; Tests: T6 T9 T11  149 1/1 cnt_en = 1'b1; Tests: T6 T9 T11  150 end MISSING_ELSE 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 1/1 cnt_en = 1'b1; Tests: T6 T9 T11  161 // Unconditionally go back to idle if the detector is disabled. 162 1/1 if (!cfg_enable_i) begin Tests: T6 T9 T11  163 1/1 state_d = IdleSt; Tests: T34  164 1/1 cnt_clr = 1'b1; Tests: T34  165 1/1 end else if (cnt_done) begin Tests: T6 T9 T11  166 1/1 cnt_clr = 1'b1; Tests: T6 T9 T11  167 1/1 if (trigger_active) begin Tests: T6 T9 T11  168 1/1 state_d = DetectSt; Tests: T6 T9 T11  169 end else begin 170 0/1 ==> state_d = IdleSt; 171 end 172 end MISSING_ELSE 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 1/1 thresh_sel = 1'b1; Tests: T6 T9 T11  182 1/1 cnt_en = 1'b1; Tests: T6 T9 T11  183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 1/1 if (!cfg_enable_i || !trigger_active) begin Tests: T6 T9 T11  186 0/1 ==> state_d = IdleSt; 187 0/1 ==> cnt_clr = 1'b1; 188 // If the trigger is active, count up. 189 end else begin 190 1/1 if (cnt_done) begin Tests: T6 T9 T11  191 1/1 state_d = StableSt; Tests: T6 T9 T11  192 1/1 cnt_clr = 1'b1; Tests: T6 T9 T11  193 1/1 event_detected_o = 1'b1; Tests: T6 T9 T11  194 1/1 event_detected_pulse_o = 1'b1; Tests: T6 T9 T11  195 end ==> MISSING_ELSE 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 1/1 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin Tests: T6 T9 T11  206 1/1 state_d = IdleSt; Tests: T6 T9 T35  207 // Otherwise keep the event detected output signal high. 208 end else begin 209 1/1 event_detected_o = 1'b1; Tests: T6 T9 T11  210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; Exclude Annotation: VC_COV_UNR 215 endcase // state_q 216 end 217 218 always_ff @(posedge clk_i or negedge rst_ni) begin : p_fsm_reg 219 1/1 if (!rst_ni) begin Tests: T4 T5 T1  220 1/1 state_q <= IdleSt; Tests: T4 T5 T1  221 end else begin 222 1/1 state_q <= state_d; Tests: T4 T5 T1 

Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions222090.91
Logical222090.91
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT4,T5,T1
1CoveredT5,T1,T13

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT4,T5,T1
10CoveredT5,T1,T13
11CoveredT5,T1,T13

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT4,T5,T1
1CoveredT6,T9,T11

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTests
0CoveredT4,T5,T1
1CoveredT6,T9,T11

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT4,T5,T1
1CoveredT6,T9,T11

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT6,T9,T11
10CoveredT5,T1,T13
11CoveredT6,T9,T11

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT6,T9,T11
01Not Covered
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT6,T9,T11
01CoveredT6,T9,T51
10CoveredT35

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT6,T9,T11
1-CoveredT6,T9,T51

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 5 83.33
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T6,T9,T11
DetectSt 168 Covered T6,T9,T11
IdleSt 163 Covered T4,T5,T1
StableSt 191 Covered T6,T9,T11


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T6,T9,T11
DebounceSt->IdleSt 163 Covered T34
DetectSt->IdleSt 186 Not Covered
DetectSt->StableSt 191 Covered T6,T9,T11
IdleSt->DebounceSt 148 Covered T6,T9,T11
StableSt->IdleSt 206 Covered T6,T9,T35



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 21 19 90.48
TERNARY 92 3 3 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 8 80.00
IF 219 2 2 100.00
IF 69 2 2 100.00


92 assign cnt_d = (cnt_clr) ? '0 : -1- ==> 93 (cnt_en) ? cnt_q + 1'b1 : -2- ==> ==>

Branches:
-1--2-StatusTests
1 - Covered T6,T9,T11
0 1 Covered T6,T9,T11
0 0 Covered T4,T5,T1


99 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T6,T9,T11
0 Covered T4,T5,T1


104 if (!rst_ni) begin -1- 105 cnt_q <= '0; ==> 106 end else begin 107 cnt_q <= cnt_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T1
0 Covered T4,T5,T1


140 unique case (state_q) -1- 141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 if (trigger_event && cfg_enable_i) begin -2- 148 state_d = DebounceSt; ==> 149 cnt_en = 1'b1; 150 end MISSING_ELSE ==> 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 cnt_en = 1'b1; 161 // Unconditionally go back to idle if the detector is disabled. 162 if (!cfg_enable_i) begin -3- 163 state_d = IdleSt; ==> 164 cnt_clr = 1'b1; 165 end else if (cnt_done) begin -4- 166 cnt_clr = 1'b1; 167 if (trigger_active) begin -5- 168 state_d = DetectSt; ==> 169 end else begin 170 state_d = IdleSt; ==> 171 end 172 end MISSING_ELSE ==> 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 thresh_sel = 1'b1; 182 cnt_en = 1'b1; 183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 if (!cfg_enable_i || !trigger_active) begin -6- 186 state_d = IdleSt; ==> 187 cnt_clr = 1'b1; 188 // If the trigger is active, count up. 189 end else begin 190 if (cnt_done) begin -7- 191 state_d = StableSt; ==> 192 cnt_clr = 1'b1; 193 event_detected_o = 1'b1; 194 event_detected_pulse_o = 1'b1; 195 end MISSING_ELSE ==> (Excluded) Exclude Annotation: VC_COV_UNR 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin -8- 206 state_d = IdleSt; ==> 207 // Otherwise keep the event detected output signal high. 208 end else begin 209 event_detected_o = 1'b1; ==> 210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; ==> (Excluded) Exclude Annotation: VC_COV_UNR

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T6,T9,T11
IdleSt 0 - - - - - - Covered T5,T1,T13
DebounceSt - 1 - - - - - Covered T34
DebounceSt - 0 1 1 - - - Covered T6,T9,T11
DebounceSt - 0 1 0 - - - Not Covered
DebounceSt - 0 0 - - - - Covered T6,T9,T11
DetectSt - - - - 1 - - Not Covered
DetectSt - - - - 0 1 - Covered T6,T9,T11
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T6,T9,T35
StableSt - - - - - - 0 Covered T6,T9,T11
default - - - - - - - Excluded VC_COV_UNR


219 if (!rst_ni) begin -1- 220 state_q <= IdleSt; ==> 221 end else begin 222 state_q <= state_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T1
0 Covered T4,T5,T1


69 if (!rst_ni) begin -1- 70 trigger_active_q <= 1'b0; ==> 71 end else begin 72 trigger_active_q <= trigger_active; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T1
0 Covered T4,T5,T1


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 14 93.33
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 14 93.33




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 6662990 57 0 0
CntIncr_A 6662990 129923 0 0
CntNoWrap_A 6662990 6216119 0 0
DetectStDropOut_A 6662990 0 0 0
DetectedOut_A 6662990 289927 0 0
DetectedPulseOut_A 6662990 28 0 0
DisabledIdleSt_A 6662990 5527349 0 0
DisabledNoDetection_A 6662990 5529140 0 0
EnterDebounceSt_A 6662990 29 0 0
EnterDetectSt_A 6662990 28 0 0
EnterStableSt_A 6662990 28 0 0
PulseIsPulse_A 6662990 28 0 0
StayInStableSt 6662990 289885 0 0
gen_high_level_sva.HighLevelEvent_A 6662990 6217992 0 0
gen_not_sticky_sva.StableStDropOut_A 6662990 13 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 57 0 0
T6 754 2 0 0
T9 0 2 0 0
T11 0 2 0 0
T24 2162 0 0 0
T26 495 0 0 0
T30 677 0 0 0
T32 456 0 0 0
T34 0 1 0 0
T35 0 2 0 0
T50 0 2 0 0
T51 0 2 0 0
T74 642 0 0 0
T113 4504 0 0 0
T164 0 2 0 0
T173 0 2 0 0
T190 0 4 0 0
T193 408 0 0 0
T194 408 0 0 0
T195 434 0 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 129923 0 0
T6 754 52 0 0
T9 0 56 0 0
T11 0 75 0 0
T24 2162 0 0 0
T26 495 0 0 0
T30 677 0 0 0
T32 456 0 0 0
T34 0 22 0 0
T35 0 42 0 0
T50 0 45 0 0
T51 0 98 0 0
T74 642 0 0 0
T113 4504 0 0 0
T164 0 47 0 0
T173 0 98 0 0
T190 0 104 0 0
T193 408 0 0 0
T194 408 0 0 0
T195 434 0 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 6216119 0 0
T1 613 212 0 0
T2 1420 1019 0 0
T3 504 103 0 0
T4 446 45 0 0
T5 522 121 0 0
T13 495 94 0 0
T14 423 22 0 0
T15 639 238 0 0
T16 431 30 0 0
T17 435 34 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 289927 0 0
T6 754 194 0 0
T9 0 47 0 0
T11 0 102 0 0
T24 2162 0 0 0
T26 495 0 0 0
T30 677 0 0 0
T32 456 0 0 0
T35 0 3 0 0
T50 0 159 0 0
T51 0 47 0 0
T74 642 0 0 0
T113 4504 0 0 0
T164 0 171 0 0
T173 0 67 0 0
T190 0 87 0 0
T193 408 0 0 0
T194 408 0 0 0
T195 434 0 0 0
T220 0 41 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 28 0 0
T6 754 1 0 0
T9 0 1 0 0
T11 0 1 0 0
T24 2162 0 0 0
T26 495 0 0 0
T30 677 0 0 0
T32 456 0 0 0
T35 0 1 0 0
T50 0 1 0 0
T51 0 1 0 0
T74 642 0 0 0
T113 4504 0 0 0
T164 0 1 0 0
T173 0 1 0 0
T190 0 2 0 0
T193 408 0 0 0
T194 408 0 0 0
T195 434 0 0 0
T220 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 5527349 0 0
T1 613 212 0 0
T2 1420 1019 0 0
T3 504 103 0 0
T4 446 45 0 0
T5 522 121 0 0
T13 495 94 0 0
T14 423 22 0 0
T15 639 238 0 0
T16 431 30 0 0
T17 435 34 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 5529140 0 0
T1 613 213 0 0
T2 1420 1020 0 0
T3 504 104 0 0
T4 446 46 0 0
T5 522 122 0 0
T13 495 95 0 0
T14 423 23 0 0
T15 639 239 0 0
T16 431 31 0 0
T17 435 35 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 29 0 0
T6 754 1 0 0
T9 0 1 0 0
T11 0 1 0 0
T24 2162 0 0 0
T26 495 0 0 0
T30 677 0 0 0
T32 456 0 0 0
T34 0 1 0 0
T35 0 1 0 0
T50 0 1 0 0
T51 0 1 0 0
T74 642 0 0 0
T113 4504 0 0 0
T164 0 1 0 0
T173 0 1 0 0
T190 0 2 0 0
T193 408 0 0 0
T194 408 0 0 0
T195 434 0 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 28 0 0
T6 754 1 0 0
T9 0 1 0 0
T11 0 1 0 0
T24 2162 0 0 0
T26 495 0 0 0
T30 677 0 0 0
T32 456 0 0 0
T35 0 1 0 0
T50 0 1 0 0
T51 0 1 0 0
T74 642 0 0 0
T113 4504 0 0 0
T164 0 1 0 0
T173 0 1 0 0
T190 0 2 0 0
T193 408 0 0 0
T194 408 0 0 0
T195 434 0 0 0
T220 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 28 0 0
T6 754 1 0 0
T9 0 1 0 0
T11 0 1 0 0
T24 2162 0 0 0
T26 495 0 0 0
T30 677 0 0 0
T32 456 0 0 0
T35 0 1 0 0
T50 0 1 0 0
T51 0 1 0 0
T74 642 0 0 0
T113 4504 0 0 0
T164 0 1 0 0
T173 0 1 0 0
T190 0 2 0 0
T193 408 0 0 0
T194 408 0 0 0
T195 434 0 0 0
T220 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 28 0 0
T6 754 1 0 0
T9 0 1 0 0
T11 0 1 0 0
T24 2162 0 0 0
T26 495 0 0 0
T30 677 0 0 0
T32 456 0 0 0
T35 0 1 0 0
T50 0 1 0 0
T51 0 1 0 0
T74 642 0 0 0
T113 4504 0 0 0
T164 0 1 0 0
T173 0 1 0 0
T190 0 2 0 0
T193 408 0 0 0
T194 408 0 0 0
T195 434 0 0 0
T220 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 289885 0 0
T6 754 193 0 0
T9 0 46 0 0
T11 0 100 0 0
T24 2162 0 0 0
T26 495 0 0 0
T30 677 0 0 0
T32 456 0 0 0
T35 0 2 0 0
T50 0 157 0 0
T51 0 46 0 0
T74 642 0 0 0
T113 4504 0 0 0
T164 0 169 0 0
T173 0 65 0 0
T190 0 84 0 0
T193 408 0 0 0
T194 408 0 0 0
T195 434 0 0 0
T220 0 40 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 6217992 0 0
T1 613 213 0 0
T2 1420 1020 0 0
T3 504 104 0 0
T4 446 46 0 0
T5 522 122 0 0
T13 495 95 0 0
T14 423 23 0 0
T15 639 239 0 0
T16 431 31 0 0
T17 435 35 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 13 0 0
T6 754 1 0 0
T9 0 1 0 0
T24 2162 0 0 0
T26 495 0 0 0
T30 677 0 0 0
T32 456 0 0 0
T51 0 1 0 0
T74 642 0 0 0
T113 4504 0 0 0
T117 0 1 0 0
T187 0 1 0 0
T190 0 1 0 0
T193 408 0 0 0
T194 408 0 0 0
T195 434 0 0 0
T205 0 1 0 0
T220 0 1 0 0
T229 0 1 0 0
T230 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL464495.65
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323093.75
ALWAYS21933100.00

57 if (EventType inside {LowLevel, EdgeToLow}) begin : gen_trigger_active_low 58 1/1 assign trigger_active = (trigger_i == 1'b0); Tests: T5 T1 T13  59 end else begin : gen_trigger_active_high 60 assign trigger_active = (trigger_i == 1'b1); 61 end 62 63 // In case of edge events, we also need to detect the transition. 64 logic trigger_event; 65 if (EventType inside {EdgeToLow, EdgeToHigh}) begin : gen_trigger_event_edge 66 // This flop is always active, no matter the enable state. 67 logic trigger_active_q; 68 always_ff @(posedge clk_i or negedge rst_ni) begin : p_trigger_reg 69 1/1 if (!rst_ni) begin Tests: T4 T5 T1  70 1/1 trigger_active_q <= 1'b0; Tests: T4 T5 T1  71 end else begin 72 1/1 trigger_active_q <= trigger_active; Tests: T4 T5 T1  73 end 74 end 75 76 1/1 assign trigger_event = trigger_active & ~trigger_active_q; Tests: T4 T5 T1  77 // In case of level events, the event is equal to the level being active. 78 end else begin : gen_trigger_event_level 79 assign trigger_event = trigger_active; 80 end 81 82 ///////////////// 83 // Timer Logic // 84 ///////////////// 85 86 // Take the maximum width of both timer values. 87 localparam int unsigned TimerWidth = 88 (DetectTimerWidth > DebounceTimerWidth) ? DetectTimerWidth : DebounceTimerWidth; 89 90 logic cnt_en, cnt_clr; 91 logic [TimerWidth-1:0] cnt_d, cnt_q; 92 1/1 assign cnt_d = (cnt_clr) ? '0 : Tests: T9 T34 T35  93 (cnt_en) ? cnt_q + 1'b1 : 94 cnt_q; 95 96 97 logic cnt_done, thresh_sel; 98 logic [TimerWidth-1:0] thresh; 99 1/1 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : Tests: T4 T1 T3  100 TimerWidth'(cfg_debounce_timer_i); 101 1/1 assign cnt_done = (cnt_q >= thresh); Tests: T4 T1 T3  102 103 always_ff @(posedge clk_i or negedge rst_ni) begin : p_cnt_reg 104 1/1 if (!rst_ni) begin Tests: T4 T5 T1  105 1/1 cnt_q <= '0; Tests: T4 T5 T1  106 end else begin 107 1/1 cnt_q <= cnt_d; Tests: T4 T5 T1  108 end 109 end 110 111 ///////// 112 // FSM // 113 ///////// 114 115 typedef enum logic [1:0] { 116 IdleSt, 117 DebounceSt, 118 DetectSt, 119 StableSt 120 } state_t; 121 122 state_t state_d, state_q; 123 124 always_comb begin : p_fsm 125 1/1 state_d = state_q; Tests: T4 T5 T1  126 127 // Counter controls (clear has priority). 128 1/1 cnt_clr = 1'b0; Tests: T4 T5 T1  129 1/1 cnt_en = 1'b0; Tests: T4 T5 T1  130 131 // Detected outputs 132 1/1 event_detected_o = 1'b0; Tests: T4 T5 T1  133 1/1 event_detected_pulse_o = 1'b0; Tests: T4 T5 T1  134 135 // Threshold select 136 // 0: debounce 137 // 1: detect 138 1/1 thresh_sel = 1'b0; Tests: T4 T5 T1  139 140 1/1 unique case (state_q) Tests: T4 T5 T1  141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 1/1 if (trigger_event && cfg_enable_i) begin Tests: T4 T5 T1  148 1/1 state_d = DebounceSt; Tests: T9 T34 T35  149 1/1 cnt_en = 1'b1; Tests: T9 T34 T35  150 end MISSING_ELSE 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 1/1 cnt_en = 1'b1; Tests: T9 T34 T35  161 // Unconditionally go back to idle if the detector is disabled. 162 1/1 if (!cfg_enable_i) begin Tests: T9 T34 T35  163 1/1 state_d = IdleSt; Tests: T34  164 1/1 cnt_clr = 1'b1; Tests: T34  165 1/1 end else if (cnt_done) begin Tests: T9 T34 T35  166 1/1 cnt_clr = 1'b1; Tests: T9 T35 T48  167 1/1 if (trigger_active) begin Tests: T9 T35 T48  168 1/1 state_d = DetectSt; Tests: T9 T35 T48  169 end else begin 170 1/1 state_d = IdleSt; Tests: T205  171 end 172 end MISSING_ELSE 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 1/1 thresh_sel = 1'b1; Tests: T9 T35 T48  182 1/1 cnt_en = 1'b1; Tests: T9 T35 T48  183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 1/1 if (!cfg_enable_i || !trigger_active) begin Tests: T9 T35 T48  186 0/1 ==> state_d = IdleSt; 187 0/1 ==> cnt_clr = 1'b1; 188 // If the trigger is active, count up. 189 end else begin 190 1/1 if (cnt_done) begin Tests: T9 T35 T48  191 1/1 state_d = StableSt; Tests: T9 T35 T48  192 1/1 cnt_clr = 1'b1; Tests: T9 T35 T48  193 1/1 event_detected_o = 1'b1; Tests: T9 T35 T48  194 1/1 event_detected_pulse_o = 1'b1; Tests: T9 T35 T48  195 end ==> MISSING_ELSE 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 1/1 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin Tests: T9 T35 T48  206 1/1 state_d = IdleSt; Tests: T35 T48 T49  207 // Otherwise keep the event detected output signal high. 208 end else begin 209 1/1 event_detected_o = 1'b1; Tests: T9 T35 T48  210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; Exclude Annotation: VC_COV_UNR 215 endcase // state_q 216 end 217 218 always_ff @(posedge clk_i or negedge rst_ni) begin : p_fsm_reg 219 1/1 if (!rst_ni) begin Tests: T4 T5 T1  220 1/1 state_q <= IdleSt; Tests: T4 T5 T1  221 end else begin 222 1/1 state_q <= state_d; Tests: T4 T5 T1 

Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions222090.91
Logical222090.91
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT5,T1,T13
1CoveredT4,T5,T1

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT5,T1,T13
10CoveredT4,T5,T1
11CoveredT4,T5,T1

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT4,T5,T1
1CoveredT9,T34,T35

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTests
0CoveredT4,T5,T1
1CoveredT9,T34,T35

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT4,T5,T1
1CoveredT9,T35,T48

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT9,T34,T35
10CoveredT5,T1,T13
11CoveredT9,T34,T35

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT9,T35,T48
01Not Covered
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT9,T35,T48
01CoveredT48,T49,T182
10CoveredT35

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT9,T35,T48
1-CoveredT48,T49,T182

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 5 83.33
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T9,T34,T35
DetectSt 168 Covered T9,T35,T48
IdleSt 163 Covered T4,T5,T1
StableSt 191 Covered T9,T35,T48


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T9,T35,T48
DebounceSt->IdleSt 163 Covered T34,T205
DetectSt->IdleSt 186 Not Covered
DetectSt->StableSt 191 Covered T9,T35,T48
IdleSt->DebounceSt 148 Covered T9,T34,T35
StableSt->IdleSt 206 Covered T35,T48,T49



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 21 20 95.24
TERNARY 92 3 3 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00


92 assign cnt_d = (cnt_clr) ? '0 : -1- ==> 93 (cnt_en) ? cnt_q + 1'b1 : -2- ==> ==>

Branches:
-1--2-StatusTests
1 - Covered T9,T34,T35
0 1 Covered T9,T34,T35
0 0 Covered T4,T5,T1


99 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T9,T35,T48
0 Covered T4,T5,T1


104 if (!rst_ni) begin -1- 105 cnt_q <= '0; ==> 106 end else begin 107 cnt_q <= cnt_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T1
0 Covered T4,T5,T1


140 unique case (state_q) -1- 141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 if (trigger_event && cfg_enable_i) begin -2- 148 state_d = DebounceSt; ==> 149 cnt_en = 1'b1; 150 end MISSING_ELSE ==> 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 cnt_en = 1'b1; 161 // Unconditionally go back to idle if the detector is disabled. 162 if (!cfg_enable_i) begin -3- 163 state_d = IdleSt; ==> 164 cnt_clr = 1'b1; 165 end else if (cnt_done) begin -4- 166 cnt_clr = 1'b1; 167 if (trigger_active) begin -5- 168 state_d = DetectSt; ==> 169 end else begin 170 state_d = IdleSt; ==> 171 end 172 end MISSING_ELSE ==> 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 thresh_sel = 1'b1; 182 cnt_en = 1'b1; 183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 if (!cfg_enable_i || !trigger_active) begin -6- 186 state_d = IdleSt; ==> 187 cnt_clr = 1'b1; 188 // If the trigger is active, count up. 189 end else begin 190 if (cnt_done) begin -7- 191 state_d = StableSt; ==> 192 cnt_clr = 1'b1; 193 event_detected_o = 1'b1; 194 event_detected_pulse_o = 1'b1; 195 end MISSING_ELSE ==> (Excluded) Exclude Annotation: VC_COV_UNR 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin -8- 206 state_d = IdleSt; ==> 207 // Otherwise keep the event detected output signal high. 208 end else begin 209 event_detected_o = 1'b1; ==> 210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; ==> (Excluded) Exclude Annotation: VC_COV_UNR

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T9,T34,T35
IdleSt 0 - - - - - - Covered T4,T5,T1
DebounceSt - 1 - - - - - Covered T34
DebounceSt - 0 1 1 - - - Covered T9,T35,T48
DebounceSt - 0 1 0 - - - Covered T205
DebounceSt - 0 0 - - - - Covered T9,T34,T35
DetectSt - - - - 1 - - Not Covered
DetectSt - - - - 0 1 - Covered T9,T35,T48
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T35,T48,T49
StableSt - - - - - - 0 Covered T9,T35,T48
default - - - - - - - Excluded VC_COV_UNR


219 if (!rst_ni) begin -1- 220 state_q <= IdleSt; ==> 221 end else begin 222 state_q <= state_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T1
0 Covered T4,T5,T1


69 if (!rst_ni) begin -1- 70 trigger_active_q <= 1'b0; ==> 71 end else begin 72 trigger_active_q <= trigger_active; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T1
0 Covered T4,T5,T1


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[6].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 15 93.75
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 15 93.75




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 6662990 40 0 0
CntIncr_A 6662990 1105 0 0
CntNoWrap_A 6662990 6216136 0 0
DetectStDropOut_A 6662990 0 0 0
DetectedOut_A 6662990 1363 0 0
DetectedPulseOut_A 6662990 19 0 0
DisabledIdleSt_A 6662990 5885876 0 0
DisabledNoDetection_A 6662990 5887660 0 0
EnterDebounceSt_A 6662990 21 0 0
EnterDetectSt_A 6662990 19 0 0
EnterStableSt_A 6662990 19 0 0
PulseIsPulse_A 6662990 19 0 0
StayInStableSt 6662990 1334 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 6662990 5362 0 0
gen_low_level_sva.LowLevelEvent_A 6662990 6217992 0 0
gen_not_sticky_sva.StableStDropOut_A 6662990 8 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 40 0 0
T9 612 2 0 0
T10 2403 0 0 0
T34 0 1 0 0
T35 0 2 0 0
T48 0 4 0 0
T49 0 2 0 0
T57 436 0 0 0
T58 462 0 0 0
T79 493 0 0 0
T90 507 0 0 0
T114 824 0 0 0
T153 443 0 0 0
T163 0 2 0 0
T166 0 2 0 0
T182 0 2 0 0
T190 0 2 0 0
T196 0 2 0 0
T231 425 0 0 0
T232 403 0 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 1105 0 0
T9 612 56 0 0
T10 2403 0 0 0
T34 0 21 0 0
T35 0 42 0 0
T48 0 118 0 0
T49 0 45 0 0
T57 436 0 0 0
T58 462 0 0 0
T79 493 0 0 0
T90 507 0 0 0
T114 824 0 0 0
T153 443 0 0 0
T163 0 51 0 0
T166 0 28 0 0
T182 0 96 0 0
T190 0 52 0 0
T196 0 95 0 0
T231 425 0 0 0
T232 403 0 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 6216136 0 0
T1 613 212 0 0
T2 1420 1019 0 0
T3 504 103 0 0
T4 446 45 0 0
T5 522 121 0 0
T13 495 94 0 0
T14 423 22 0 0
T15 639 238 0 0
T16 431 30 0 0
T17 435 34 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 1363 0 0
T9 612 42 0 0
T10 2403 0 0 0
T35 0 3 0 0
T48 0 147 0 0
T49 0 134 0 0
T57 436 0 0 0
T58 462 0 0 0
T79 493 0 0 0
T90 507 0 0 0
T114 824 0 0 0
T153 443 0 0 0
T163 0 117 0 0
T166 0 40 0 0
T182 0 76 0 0
T183 0 151 0 0
T190 0 36 0 0
T196 0 112 0 0
T231 425 0 0 0
T232 403 0 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 19 0 0
T9 612 1 0 0
T10 2403 0 0 0
T35 0 1 0 0
T48 0 2 0 0
T49 0 1 0 0
T57 436 0 0 0
T58 462 0 0 0
T79 493 0 0 0
T90 507 0 0 0
T114 824 0 0 0
T153 443 0 0 0
T163 0 1 0 0
T166 0 1 0 0
T182 0 1 0 0
T183 0 2 0 0
T190 0 1 0 0
T196 0 1 0 0
T231 425 0 0 0
T232 403 0 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 5885876 0 0
T1 613 212 0 0
T2 1420 1019 0 0
T3 504 103 0 0
T4 446 45 0 0
T5 522 121 0 0
T13 495 94 0 0
T14 423 22 0 0
T15 639 238 0 0
T16 431 30 0 0
T17 435 34 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 5887660 0 0
T1 613 213 0 0
T2 1420 1020 0 0
T3 504 104 0 0
T4 446 46 0 0
T5 522 122 0 0
T13 495 95 0 0
T14 423 23 0 0
T15 639 239 0 0
T16 431 31 0 0
T17 435 35 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 21 0 0
T9 612 1 0 0
T10 2403 0 0 0
T34 0 1 0 0
T35 0 1 0 0
T48 0 2 0 0
T49 0 1 0 0
T57 436 0 0 0
T58 462 0 0 0
T79 493 0 0 0
T90 507 0 0 0
T114 824 0 0 0
T153 443 0 0 0
T163 0 1 0 0
T166 0 1 0 0
T182 0 1 0 0
T190 0 1 0 0
T196 0 1 0 0
T231 425 0 0 0
T232 403 0 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 19 0 0
T9 612 1 0 0
T10 2403 0 0 0
T35 0 1 0 0
T48 0 2 0 0
T49 0 1 0 0
T57 436 0 0 0
T58 462 0 0 0
T79 493 0 0 0
T90 507 0 0 0
T114 824 0 0 0
T153 443 0 0 0
T163 0 1 0 0
T166 0 1 0 0
T182 0 1 0 0
T183 0 2 0 0
T190 0 1 0 0
T196 0 1 0 0
T231 425 0 0 0
T232 403 0 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 19 0 0
T9 612 1 0 0
T10 2403 0 0 0
T35 0 1 0 0
T48 0 2 0 0
T49 0 1 0 0
T57 436 0 0 0
T58 462 0 0 0
T79 493 0 0 0
T90 507 0 0 0
T114 824 0 0 0
T153 443 0 0 0
T163 0 1 0 0
T166 0 1 0 0
T182 0 1 0 0
T183 0 2 0 0
T190 0 1 0 0
T196 0 1 0 0
T231 425 0 0 0
T232 403 0 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 19 0 0
T9 612 1 0 0
T10 2403 0 0 0
T35 0 1 0 0
T48 0 2 0 0
T49 0 1 0 0
T57 436 0 0 0
T58 462 0 0 0
T79 493 0 0 0
T90 507 0 0 0
T114 824 0 0 0
T153 443 0 0 0
T163 0 1 0 0
T166 0 1 0 0
T182 0 1 0 0
T183 0 2 0 0
T190 0 1 0 0
T196 0 1 0 0
T231 425 0 0 0
T232 403 0 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 1334 0 0
T9 612 40 0 0
T10 2403 0 0 0
T35 0 2 0 0
T48 0 144 0 0
T49 0 133 0 0
T57 436 0 0 0
T58 462 0 0 0
T79 493 0 0 0
T90 507 0 0 0
T114 824 0 0 0
T153 443 0 0 0
T163 0 116 0 0
T166 0 39 0 0
T182 0 75 0 0
T183 0 148 0 0
T190 0 35 0 0
T196 0 110 0 0
T231 425 0 0 0
T232 403 0 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 5362 0 0
T1 613 1 0 0
T2 1420 9 0 0
T3 504 0 0 0
T5 522 4 0 0
T13 495 8 0 0
T14 423 2 0 0
T15 639 3 0 0
T16 431 1 0 0
T17 435 3 0 0
T18 403 0 0 0
T28 0 6 0 0
T29 0 6 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 6217992 0 0
T1 613 213 0 0
T2 1420 1020 0 0
T3 504 104 0 0
T4 446 46 0 0
T5 522 122 0 0
T13 495 95 0 0
T14 423 23 0 0
T15 639 239 0 0
T16 431 31 0 0
T17 435 35 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 6662990 8 0 0
T45 38956 0 0 0
T48 989 1 0 0
T49 0 1 0 0
T71 773 0 0 0
T163 0 1 0 0
T166 0 1 0 0
T173 709 0 0 0
T182 0 1 0 0
T183 0 1 0 0
T189 0 1 0 0
T190 0 1 0 0
T233 402 0 0 0
T234 530 0 0 0
T235 578 0 0 0
T236 490 0 0 0
T237 441 0 0 0
T238 899 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%