dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.69 95.65 90.91 83.33 95.24 93.33


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.69 95.65 90.91 83.33 95.24 93.33


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.09 100.00 95.45 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.09 100.00 95.45 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.70 97.83 95.45 100.00 95.24 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.70 97.83 95.45 100.00 95.24 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.78 95.65 90.91 83.33 95.24 93.75


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.78 95.65 90.91 83.33 95.24 93.75


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.09 100.00 95.45 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.09 100.00 95.45 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.09 100.00 95.45 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.09 100.00 95.45 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 u_sysrst_ctrl_keyintr


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL464495.65
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323093.75
ALWAYS21933100.00

59 end else begin : gen_trigger_active_high 60 1/1 assign trigger_active = (trigger_i == 1'b1); Tests: T4 T5 T6  61 end 62 63 // In case of edge events, we also need to detect the transition. 64 logic trigger_event; 65 if (EventType inside {EdgeToLow, EdgeToHigh}) begin : gen_trigger_event_edge 66 // This flop is always active, no matter the enable state. 67 logic trigger_active_q; 68 always_ff @(posedge clk_i or negedge rst_ni) begin : p_trigger_reg 69 1/1 if (!rst_ni) begin Tests: T4 T5 T6  70 1/1 trigger_active_q <= 1'b0; Tests: T4 T5 T6  71 end else begin 72 1/1 trigger_active_q <= trigger_active; Tests: T4 T5 T6  73 end 74 end 75 76 1/1 assign trigger_event = trigger_active & ~trigger_active_q; Tests: T4 T5 T6  77 // In case of level events, the event is equal to the level being active. 78 end else begin : gen_trigger_event_level 79 assign trigger_event = trigger_active; 80 end 81 82 ///////////////// 83 // Timer Logic // 84 ///////////////// 85 86 // Take the maximum width of both timer values. 87 localparam int unsigned TimerWidth = 88 (DetectTimerWidth > DebounceTimerWidth) ? DetectTimerWidth : DebounceTimerWidth; 89 90 logic cnt_en, cnt_clr; 91 logic [TimerWidth-1:0] cnt_d, cnt_q; 92 1/1 assign cnt_d = (cnt_clr) ? '0 : Tests: T10 T51 T45  93 (cnt_en) ? cnt_q + 1'b1 : 94 cnt_q; 95 96 97 logic cnt_done, thresh_sel; 98 logic [TimerWidth-1:0] thresh; 99 1/1 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : Tests: T5 T22 T2  100 TimerWidth'(cfg_debounce_timer_i); 101 1/1 assign cnt_done = (cnt_q >= thresh); Tests: T5 T22 T2  102 103 always_ff @(posedge clk_i or negedge rst_ni) begin : p_cnt_reg 104 1/1 if (!rst_ni) begin Tests: T4 T5 T6  105 1/1 cnt_q <= '0; Tests: T4 T5 T6  106 end else begin 107 1/1 cnt_q <= cnt_d; Tests: T4 T5 T6  108 end 109 end 110 111 ///////// 112 // FSM // 113 ///////// 114 115 typedef enum logic [1:0] { 116 IdleSt, 117 DebounceSt, 118 DetectSt, 119 StableSt 120 } state_t; 121 122 state_t state_d, state_q; 123 124 always_comb begin : p_fsm 125 1/1 state_d = state_q; Tests: T4 T5 T6  126 127 // Counter controls (clear has priority). 128 1/1 cnt_clr = 1'b0; Tests: T4 T5 T6  129 1/1 cnt_en = 1'b0; Tests: T4 T5 T6  130 131 // Detected outputs 132 1/1 event_detected_o = 1'b0; Tests: T4 T5 T6  133 1/1 event_detected_pulse_o = 1'b0; Tests: T4 T5 T6  134 135 // Threshold select 136 // 0: debounce 137 // 1: detect 138 1/1 thresh_sel = 1'b0; Tests: T4 T5 T6  139 140 1/1 unique case (state_q) Tests: T4 T5 T6  141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 1/1 if (trigger_event && cfg_enable_i) begin Tests: T4 T5 T6  148 1/1 state_d = DebounceSt; Tests: T10 T51 T45  149 1/1 cnt_en = 1'b1; Tests: T10 T51 T45  150 end MISSING_ELSE 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 1/1 cnt_en = 1'b1; Tests: T10 T51 T45  161 // Unconditionally go back to idle if the detector is disabled. 162 1/1 if (!cfg_enable_i) begin Tests: T10 T51 T45  163 1/1 state_d = IdleSt; Tests: T90  164 1/1 cnt_clr = 1'b1; Tests: T90  165 1/1 end else if (cnt_done) begin Tests: T10 T51 T45  166 1/1 cnt_clr = 1'b1; Tests: T10 T51 T45  167 1/1 if (trigger_active) begin Tests: T10 T51 T45  168 1/1 state_d = DetectSt; Tests: T10 T51 T45  169 end else begin 170 1/1 state_d = IdleSt; Tests: T48  171 end 172 end MISSING_ELSE 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 1/1 thresh_sel = 1'b1; Tests: T10 T51 T45  182 1/1 cnt_en = 1'b1; Tests: T10 T51 T45  183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 1/1 if (!cfg_enable_i || !trigger_active) begin Tests: T10 T51 T45  186 0/1 ==> state_d = IdleSt; 187 0/1 ==> cnt_clr = 1'b1; 188 // If the trigger is active, count up. 189 end else begin 190 1/1 if (cnt_done) begin Tests: T10 T51 T45  191 1/1 state_d = StableSt; Tests: T10 T51 T45  192 1/1 cnt_clr = 1'b1; Tests: T10 T51 T45  193 1/1 event_detected_o = 1'b1; Tests: T10 T51 T45  194 1/1 event_detected_pulse_o = 1'b1; Tests: T10 T51 T45  195 end ==> MISSING_ELSE 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 1/1 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin Tests: T10 T51 T45  206 1/1 state_d = IdleSt; Tests: T10 T133 T192  207 // Otherwise keep the event detected output signal high. 208 end else begin 209 1/1 event_detected_o = 1'b1; Tests: T10 T51 T45  210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; Exclude Annotation: VC_COV_UNR 215 endcase // state_q 216 end 217 218 always_ff @(posedge clk_i or negedge rst_ni) begin : p_fsm_reg 219 1/1 if (!rst_ni) begin Tests: T4 T5 T6  220 1/1 state_q <= IdleSt; Tests: T4 T5 T6  221 end else begin 222 1/1 state_q <= state_d; Tests: T4 T5 T6 

Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions222090.91
Logical222090.91
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT4,T5,T6

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT4,T5,T6
11CoveredT4,T5,T6

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT10,T51,T45

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT10,T51,T45

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT10,T51,T45

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT2,T7,T10
10CoveredT4,T5,T6
11CoveredT10,T51,T45

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT10,T51,T45
01Not Covered
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT10,T51,T45
01CoveredT133,T192,T193
10CoveredT10

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT10,T51,T45
1-CoveredT133,T192,T193

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 5 83.33
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T10,T51,T45
DetectSt 168 Covered T10,T51,T45
IdleSt 163 Covered T4,T5,T6
StableSt 191 Covered T10,T51,T45


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T10,T51,T45
DebounceSt->IdleSt 163 Covered T48,T90
DetectSt->IdleSt 186 Not Covered
DetectSt->StableSt 191 Covered T10,T51,T45
IdleSt->DebounceSt 148 Covered T10,T51,T45
StableSt->IdleSt 206 Covered T10,T133,T192



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 21 20 95.24
TERNARY 92 3 3 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00


92 assign cnt_d = (cnt_clr) ? '0 : -1- ==> 93 (cnt_en) ? cnt_q + 1'b1 : -2- ==> ==>

Branches:
-1--2-StatusTests
1 - Covered T10,T51,T45
0 1 Covered T10,T51,T45
0 0 Covered T4,T5,T6


99 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T10,T51,T45
0 Covered T4,T5,T6


104 if (!rst_ni) begin -1- 105 cnt_q <= '0; ==> 106 end else begin 107 cnt_q <= cnt_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


140 unique case (state_q) -1- 141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 if (trigger_event && cfg_enable_i) begin -2- 148 state_d = DebounceSt; ==> 149 cnt_en = 1'b1; 150 end MISSING_ELSE ==> 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 cnt_en = 1'b1; 161 // Unconditionally go back to idle if the detector is disabled. 162 if (!cfg_enable_i) begin -3- 163 state_d = IdleSt; ==> 164 cnt_clr = 1'b1; 165 end else if (cnt_done) begin -4- 166 cnt_clr = 1'b1; 167 if (trigger_active) begin -5- 168 state_d = DetectSt; ==> 169 end else begin 170 state_d = IdleSt; ==> 171 end 172 end MISSING_ELSE ==> 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 thresh_sel = 1'b1; 182 cnt_en = 1'b1; 183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 if (!cfg_enable_i || !trigger_active) begin -6- 186 state_d = IdleSt; ==> 187 cnt_clr = 1'b1; 188 // If the trigger is active, count up. 189 end else begin 190 if (cnt_done) begin -7- 191 state_d = StableSt; ==> 192 cnt_clr = 1'b1; 193 event_detected_o = 1'b1; 194 event_detected_pulse_o = 1'b1; 195 end MISSING_ELSE ==> (Excluded) Exclude Annotation: VC_COV_UNR 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin -8- 206 state_d = IdleSt; ==> 207 // Otherwise keep the event detected output signal high. 208 end else begin 209 event_detected_o = 1'b1; ==> 210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; ==> (Excluded) Exclude Annotation: VC_COV_UNR

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T10,T51,T45
IdleSt 0 - - - - - - Covered T4,T5,T6
DebounceSt - 1 - - - - - Covered T90
DebounceSt - 0 1 1 - - - Covered T10,T51,T45
DebounceSt - 0 1 0 - - - Covered T48
DebounceSt - 0 0 - - - - Covered T10,T51,T45
DetectSt - - - - 1 - - Not Covered
DetectSt - - - - 0 1 - Covered T10,T51,T45
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T10,T133,T192
StableSt - - - - - - 0 Covered T10,T51,T45
default - - - - - - - Excluded VC_COV_UNR


219 if (!rst_ni) begin -1- 220 state_q <= IdleSt; ==> 221 end else begin 222 state_q <= state_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


69 if (!rst_ni) begin -1- 70 trigger_active_q <= 1'b0; ==> 71 end else begin 72 trigger_active_q <= trigger_active; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 14 93.33
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 14 93.33




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 9770838 38 0 0
CntIncr_A 9770838 61848 0 0
CntNoWrap_A 9770838 9329107 0 0
DetectStDropOut_A 9770838 0 0 0
DetectedOut_A 9770838 53823 0 0
DetectedPulseOut_A 9770838 18 0 0
DisabledIdleSt_A 9770838 9090161 0 0
DisabledNoDetection_A 9770838 9091983 0 0
EnterDebounceSt_A 9770838 20 0 0
EnterDetectSt_A 9770838 18 0 0
EnterStableSt_A 9770838 18 0 0
PulseIsPulse_A 9770838 18 0 0
StayInStableSt 9770838 53794 0 0
gen_high_level_sva.HighLevelEvent_A 9770838 9330998 0 0
gen_not_sticky_sva.StableStDropOut_A 9770838 6 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 38 0 0
T10 8125 2 0 0
T11 783 0 0 0
T12 632 0 0 0
T13 10538 0 0 0
T45 0 2 0 0
T48 0 1 0 0
T51 0 2 0 0
T55 0 2 0 0
T58 470 0 0 0
T65 522 0 0 0
T66 503 0 0 0
T67 677 0 0 0
T90 0 1 0 0
T94 427 0 0 0
T95 1341 0 0 0
T133 0 2 0 0
T184 0 2 0 0
T192 0 2 0 0
T194 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 61848 0 0
T10 8125 37 0 0
T11 783 0 0 0
T12 632 0 0 0
T13 10538 0 0 0
T45 0 74 0 0
T48 0 60 0 0
T51 0 44 0 0
T55 0 32 0 0
T58 470 0 0 0
T65 522 0 0 0
T66 503 0 0 0
T67 677 0 0 0
T90 0 26 0 0
T94 427 0 0 0
T95 1341 0 0 0
T133 0 31 0 0
T184 0 30 0 0
T192 0 68 0 0
T194 0 11 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 9329107 0 0
T1 1054 653 0 0
T2 644 243 0 0
T4 428 27 0 0
T5 469 68 0 0
T6 427 26 0 0
T14 522 121 0 0
T15 502 101 0 0
T22 444 43 0 0
T23 491 90 0 0
T24 657 256 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 53823 0 0
T10 8125 4 0 0
T11 783 0 0 0
T12 632 0 0 0
T13 10538 0 0 0
T45 0 43 0 0
T51 0 38 0 0
T55 0 42 0 0
T58 470 0 0 0
T65 522 0 0 0
T66 503 0 0 0
T67 677 0 0 0
T94 427 0 0 0
T95 1341 0 0 0
T133 0 76 0 0
T184 0 46 0 0
T192 0 42 0 0
T194 0 44 0 0
T195 0 40 0 0
T196 0 39 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 18 0 0
T10 8125 1 0 0
T11 783 0 0 0
T12 632 0 0 0
T13 10538 0 0 0
T45 0 1 0 0
T51 0 1 0 0
T55 0 1 0 0
T58 470 0 0 0
T65 522 0 0 0
T66 503 0 0 0
T67 677 0 0 0
T94 427 0 0 0
T95 1341 0 0 0
T133 0 1 0 0
T184 0 1 0 0
T192 0 1 0 0
T194 0 1 0 0
T195 0 1 0 0
T196 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 9090161 0 0
T1 1054 653 0 0
T2 644 3 0 0
T4 428 27 0 0
T5 469 68 0 0
T6 427 26 0 0
T14 522 121 0 0
T15 502 101 0 0
T22 444 43 0 0
T23 491 90 0 0
T24 657 256 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 9091983 0 0
T1 1054 654 0 0
T2 644 3 0 0
T4 428 28 0 0
T5 469 69 0 0
T6 427 27 0 0
T14 522 122 0 0
T15 502 102 0 0
T22 444 44 0 0
T23 491 91 0 0
T24 657 257 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 20 0 0
T10 8125 1 0 0
T11 783 0 0 0
T12 632 0 0 0
T13 10538 0 0 0
T45 0 1 0 0
T48 0 1 0 0
T51 0 1 0 0
T55 0 1 0 0
T58 470 0 0 0
T65 522 0 0 0
T66 503 0 0 0
T67 677 0 0 0
T90 0 1 0 0
T94 427 0 0 0
T95 1341 0 0 0
T133 0 1 0 0
T184 0 1 0 0
T192 0 1 0 0
T194 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 18 0 0
T10 8125 1 0 0
T11 783 0 0 0
T12 632 0 0 0
T13 10538 0 0 0
T45 0 1 0 0
T51 0 1 0 0
T55 0 1 0 0
T58 470 0 0 0
T65 522 0 0 0
T66 503 0 0 0
T67 677 0 0 0
T94 427 0 0 0
T95 1341 0 0 0
T133 0 1 0 0
T184 0 1 0 0
T192 0 1 0 0
T194 0 1 0 0
T195 0 1 0 0
T196 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 18 0 0
T10 8125 1 0 0
T11 783 0 0 0
T12 632 0 0 0
T13 10538 0 0 0
T45 0 1 0 0
T51 0 1 0 0
T55 0 1 0 0
T58 470 0 0 0
T65 522 0 0 0
T66 503 0 0 0
T67 677 0 0 0
T94 427 0 0 0
T95 1341 0 0 0
T133 0 1 0 0
T184 0 1 0 0
T192 0 1 0 0
T194 0 1 0 0
T195 0 1 0 0
T196 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 18 0 0
T10 8125 1 0 0
T11 783 0 0 0
T12 632 0 0 0
T13 10538 0 0 0
T45 0 1 0 0
T51 0 1 0 0
T55 0 1 0 0
T58 470 0 0 0
T65 522 0 0 0
T66 503 0 0 0
T67 677 0 0 0
T94 427 0 0 0
T95 1341 0 0 0
T133 0 1 0 0
T184 0 1 0 0
T192 0 1 0 0
T194 0 1 0 0
T195 0 1 0 0
T196 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 53794 0 0
T10 8125 3 0 0
T11 783 0 0 0
T12 632 0 0 0
T13 10538 0 0 0
T45 0 41 0 0
T51 0 36 0 0
T55 0 40 0 0
T58 470 0 0 0
T65 522 0 0 0
T66 503 0 0 0
T67 677 0 0 0
T94 427 0 0 0
T95 1341 0 0 0
T133 0 75 0 0
T184 0 44 0 0
T192 0 41 0 0
T194 0 42 0 0
T195 0 38 0 0
T196 0 37 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 9330998 0 0
T1 1054 654 0 0
T2 644 244 0 0
T4 428 28 0 0
T5 469 69 0 0
T6 427 27 0 0
T14 522 122 0 0
T15 502 102 0 0
T22 444 44 0 0
T23 491 91 0 0
T24 657 257 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 6 0 0
T133 617 1 0 0
T134 421 0 0 0
T135 506 0 0 0
T136 495 0 0 0
T137 1267 0 0 0
T138 666 0 0 0
T139 400975 0 0 0
T192 0 1 0 0
T193 0 1 0 0
T197 0 1 0 0
T198 0 2 0 0
T199 453 0 0 0
T200 431 0 0 0
T201 732 0 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00

57 if (EventType inside {LowLevel, EdgeToLow}) begin : gen_trigger_active_low 58 1/1 assign trigger_active = (trigger_i == 1'b0); Tests: T4 T5 T6  59 end else begin : gen_trigger_active_high 60 assign trigger_active = (trigger_i == 1'b1); 61 end 62 63 // In case of edge events, we also need to detect the transition. 64 logic trigger_event; 65 if (EventType inside {EdgeToLow, EdgeToHigh}) begin : gen_trigger_event_edge 66 // This flop is always active, no matter the enable state. 67 logic trigger_active_q; 68 always_ff @(posedge clk_i or negedge rst_ni) begin : p_trigger_reg 69 1/1 if (!rst_ni) begin Tests: T4 T5 T6  70 1/1 trigger_active_q <= 1'b0; Tests: T4 T5 T6  71 end else begin 72 1/1 trigger_active_q <= trigger_active; Tests: T4 T5 T6  73 end 74 end 75 76 1/1 assign trigger_event = trigger_active & ~trigger_active_q; Tests: T4 T5 T6  77 // In case of level events, the event is equal to the level being active. 78 end else begin : gen_trigger_event_level 79 assign trigger_event = trigger_active; 80 end 81 82 ///////////////// 83 // Timer Logic // 84 ///////////////// 85 86 // Take the maximum width of both timer values. 87 localparam int unsigned TimerWidth = 88 (DetectTimerWidth > DebounceTimerWidth) ? DetectTimerWidth : DebounceTimerWidth; 89 90 logic cnt_en, cnt_clr; 91 logic [TimerWidth-1:0] cnt_d, cnt_q; 92 1/1 assign cnt_d = (cnt_clr) ? '0 : Tests: T2 T3 T10  93 (cnt_en) ? cnt_q + 1'b1 : 94 cnt_q; 95 96 97 logic cnt_done, thresh_sel; 98 logic [TimerWidth-1:0] thresh; 99 1/1 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : Tests: T5 T22 T2  100 TimerWidth'(cfg_debounce_timer_i); 101 1/1 assign cnt_done = (cnt_q >= thresh); Tests: T5 T22 T2  102 103 always_ff @(posedge clk_i or negedge rst_ni) begin : p_cnt_reg 104 1/1 if (!rst_ni) begin Tests: T4 T5 T6  105 1/1 cnt_q <= '0; Tests: T4 T5 T6  106 end else begin 107 1/1 cnt_q <= cnt_d; Tests: T4 T5 T6  108 end 109 end 110 111 ///////// 112 // FSM // 113 ///////// 114 115 typedef enum logic [1:0] { 116 IdleSt, 117 DebounceSt, 118 DetectSt, 119 StableSt 120 } state_t; 121 122 state_t state_d, state_q; 123 124 always_comb begin : p_fsm 125 1/1 state_d = state_q; Tests: T4 T5 T6  126 127 // Counter controls (clear has priority). 128 1/1 cnt_clr = 1'b0; Tests: T4 T5 T6  129 1/1 cnt_en = 1'b0; Tests: T4 T5 T6  130 131 // Detected outputs 132 1/1 event_detected_o = 1'b0; Tests: T4 T5 T6  133 1/1 event_detected_pulse_o = 1'b0; Tests: T4 T5 T6  134 135 // Threshold select 136 // 0: debounce 137 // 1: detect 138 1/1 thresh_sel = 1'b0; Tests: T4 T5 T6  139 140 1/1 unique case (state_q) Tests: T4 T5 T6  141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 1/1 if (trigger_event && cfg_enable_i) begin Tests: T4 T5 T6  148 1/1 state_d = DebounceSt; Tests: T2 T3 T10  149 1/1 cnt_en = 1'b1; Tests: T2 T3 T10  150 end MISSING_ELSE 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 1/1 cnt_en = 1'b1; Tests: T2 T3 T10  161 // Unconditionally go back to idle if the detector is disabled. 162 1/1 if (!cfg_enable_i) begin Tests: T2 T3 T10  163 1/1 state_d = IdleSt; Tests: T90  164 1/1 cnt_clr = 1'b1; Tests: T90  165 1/1 end else if (cnt_done) begin Tests: T2 T3 T10  166 1/1 cnt_clr = 1'b1; Tests: T2 T3 T10  167 1/1 if (trigger_active) begin Tests: T2 T3 T10  168 1/1 state_d = DetectSt; Tests: T2 T3 T10  169 end else begin 170 1/1 state_d = IdleSt; Tests: T45 T133 T202  171 end 172 end MISSING_ELSE 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 1/1 thresh_sel = 1'b1; Tests: T2 T3 T10  182 1/1 cnt_en = 1'b1; Tests: T2 T3 T10  183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 1/1 if (!cfg_enable_i || !trigger_active) begin Tests: T2 T3 T10  186 1/1 state_d = IdleSt; Tests: T3  187 1/1 cnt_clr = 1'b1; Tests: T3  188 // If the trigger is active, count up. 189 end else begin 190 1/1 if (cnt_done) begin Tests: T2 T3 T10  191 1/1 state_d = StableSt; Tests: T2 T3 T10  192 1/1 cnt_clr = 1'b1; Tests: T2 T3 T10  193 1/1 event_detected_o = 1'b1; Tests: T2 T3 T10  194 1/1 event_detected_pulse_o = 1'b1; Tests: T2 T3 T10  195 end ==> MISSING_ELSE 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 1/1 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin Tests: T2 T3 T10  206 1/1 state_d = IdleSt; Tests: T3 T10 T51  207 // Otherwise keep the event detected output signal high. 208 end else begin 209 1/1 event_detected_o = 1'b1; Tests: T2 T10 T47  210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; Exclude Annotation: VC_COV_UNR 215 endcase // state_q 216 end 217 218 always_ff @(posedge clk_i or negedge rst_ni) begin : p_fsm_reg 219 1/1 if (!rst_ni) begin Tests: T4 T5 T6  220 1/1 state_q <= IdleSt; Tests: T4 T5 T6  221 end else begin 222 1/1 state_q <= state_d; Tests: T4 T5 T6 

Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions222195.45
Logical222195.45
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT4,T5,T6

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT4,T5,T6
11CoveredT4,T5,T6

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT2,T3,T10

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT2,T3,T10

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT2,T3,T10

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT2,T3,T10
10CoveredT4,T6,T23
11CoveredT2,T3,T10

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT2,T3,T10
01CoveredT3
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT2,T10,T47
01CoveredT3,T51,T138
10CoveredT10

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT2,T10,T47
1-CoveredT3,T51,T138

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T2,T3,T10
DetectSt 168 Covered T2,T3,T10
IdleSt 163 Covered T4,T5,T6
StableSt 191 Covered T2,T3,T10


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T2,T3,T10
DebounceSt->IdleSt 163 Covered T45,T90,T133
DetectSt->IdleSt 186 Covered T3
DetectSt->StableSt 191 Covered T2,T3,T10
IdleSt->DebounceSt 148 Covered T2,T3,T10
StableSt->IdleSt 206 Covered T3,T10,T51



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 21 21 100.00
TERNARY 92 3 3 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 10 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00


92 assign cnt_d = (cnt_clr) ? '0 : -1- ==> 93 (cnt_en) ? cnt_q + 1'b1 : -2- ==> ==>

Branches:
-1--2-StatusTests
1 - Covered T2,T3,T10
0 1 Covered T2,T3,T10
0 0 Covered T4,T5,T6


99 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T2,T3,T10
0 Covered T4,T5,T6


104 if (!rst_ni) begin -1- 105 cnt_q <= '0; ==> 106 end else begin 107 cnt_q <= cnt_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


140 unique case (state_q) -1- 141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 if (trigger_event && cfg_enable_i) begin -2- 148 state_d = DebounceSt; ==> 149 cnt_en = 1'b1; 150 end MISSING_ELSE ==> 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 cnt_en = 1'b1; 161 // Unconditionally go back to idle if the detector is disabled. 162 if (!cfg_enable_i) begin -3- 163 state_d = IdleSt; ==> 164 cnt_clr = 1'b1; 165 end else if (cnt_done) begin -4- 166 cnt_clr = 1'b1; 167 if (trigger_active) begin -5- 168 state_d = DetectSt; ==> 169 end else begin 170 state_d = IdleSt; ==> 171 end 172 end MISSING_ELSE ==> 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 thresh_sel = 1'b1; 182 cnt_en = 1'b1; 183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 if (!cfg_enable_i || !trigger_active) begin -6- 186 state_d = IdleSt; ==> 187 cnt_clr = 1'b1; 188 // If the trigger is active, count up. 189 end else begin 190 if (cnt_done) begin -7- 191 state_d = StableSt; ==> 192 cnt_clr = 1'b1; 193 event_detected_o = 1'b1; 194 event_detected_pulse_o = 1'b1; 195 end MISSING_ELSE ==> (Excluded) Exclude Annotation: VC_COV_UNR 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin -8- 206 state_d = IdleSt; ==> 207 // Otherwise keep the event detected output signal high. 208 end else begin 209 event_detected_o = 1'b1; ==> 210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; ==> (Excluded) Exclude Annotation: VC_COV_UNR

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T2,T3,T10
IdleSt 0 - - - - - - Covered T4,T5,T6
DebounceSt - 1 - - - - - Covered T90
DebounceSt - 0 1 1 - - - Covered T2,T3,T10
DebounceSt - 0 1 0 - - - Covered T45,T133,T202
DebounceSt - 0 0 - - - - Covered T2,T3,T10
DetectSt - - - - 1 - - Covered T3
DetectSt - - - - 0 1 - Covered T2,T3,T10
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T3,T10,T51
StableSt - - - - - - 0 Covered T2,T10,T47
default - - - - - - - Excluded VC_COV_UNR


219 if (!rst_ni) begin -1- 220 state_q <= IdleSt; ==> 221 end else begin 222 state_q <= state_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


69 if (!rst_ni) begin -1- 70 trigger_active_q <= 1'b0; ==> 71 end else begin 72 trigger_active_q <= trigger_active; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[1].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 16 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 16 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 9770838 65 0 0
CntIncr_A 9770838 2047 0 0
CntNoWrap_A 9770838 9329080 0 0
DetectStDropOut_A 9770838 1 0 0
DetectedOut_A 9770838 3458 0 0
DetectedPulseOut_A 9770838 28 0 0
DisabledIdleSt_A 9770838 9319368 0 0
DisabledNoDetection_A 9770838 9321192 0 0
EnterDebounceSt_A 9770838 36 0 0
EnterDetectSt_A 9770838 29 0 0
EnterStableSt_A 9770838 28 0 0
PulseIsPulse_A 9770838 28 0 0
StayInStableSt 9770838 3415 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 9770838 1711 0 0
gen_low_level_sva.LowLevelEvent_A 9770838 9330998 0 0
gen_not_sticky_sva.StableStDropOut_A 9770838 12 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 65 0 0
T2 644 2 0 0
T3 847 4 0 0
T10 0 2 0 0
T15 502 0 0 0
T16 424 0 0 0
T17 463 0 0 0
T18 526 0 0 0
T19 402 0 0 0
T20 1181 0 0 0
T45 0 1 0 0
T47 0 2 0 0
T51 0 2 0 0
T53 0 2 0 0
T56 451 0 0 0
T84 502 0 0 0
T90 0 1 0 0
T100 0 2 0 0
T131 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 2047 0 0
T2 644 28 0 0
T3 847 88 0 0
T10 0 37 0 0
T15 502 0 0 0
T16 424 0 0 0
T17 463 0 0 0
T18 526 0 0 0
T19 402 0 0 0
T20 1181 0 0 0
T45 0 74 0 0
T47 0 17 0 0
T51 0 44 0 0
T53 0 94 0 0
T56 451 0 0 0
T84 502 0 0 0
T90 0 27 0 0
T100 0 98 0 0
T131 0 94 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 9329080 0 0
T1 1054 653 0 0
T2 644 241 0 0
T4 428 27 0 0
T5 469 68 0 0
T6 427 26 0 0
T14 522 121 0 0
T15 502 101 0 0
T22 444 43 0 0
T23 491 90 0 0
T24 657 256 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 1 0 0
T3 847 1 0 0
T29 492 0 0 0
T30 497 0 0 0
T31 689 0 0 0
T56 451 0 0 0
T69 556 0 0 0
T84 502 0 0 0
T104 1093 0 0 0
T182 428 0 0 0
T183 441 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 3458 0 0
T2 644 171 0 0
T3 847 1 0 0
T10 0 6 0 0
T15 502 0 0 0
T16 424 0 0 0
T17 463 0 0 0
T18 526 0 0 0
T19 402 0 0 0
T20 1181 0 0 0
T47 0 143 0 0
T51 0 1 0 0
T53 0 44 0 0
T56 451 0 0 0
T84 502 0 0 0
T100 0 422 0 0
T131 0 143 0 0
T133 0 37 0 0
T138 0 144 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 28 0 0
T2 644 1 0 0
T3 847 1 0 0
T10 0 1 0 0
T15 502 0 0 0
T16 424 0 0 0
T17 463 0 0 0
T18 526 0 0 0
T19 402 0 0 0
T20 1181 0 0 0
T47 0 1 0 0
T51 0 1 0 0
T53 0 1 0 0
T56 451 0 0 0
T84 502 0 0 0
T100 0 1 0 0
T131 0 1 0 0
T133 0 1 0 0
T138 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 9319368 0 0
T1 1054 653 0 0
T2 644 3 0 0
T4 428 27 0 0
T5 469 68 0 0
T6 427 26 0 0
T14 522 121 0 0
T15 502 101 0 0
T22 444 43 0 0
T23 491 90 0 0
T24 657 256 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 9321192 0 0
T1 1054 654 0 0
T2 644 3 0 0
T4 428 28 0 0
T5 469 69 0 0
T6 427 27 0 0
T14 522 122 0 0
T15 502 102 0 0
T22 444 44 0 0
T23 491 91 0 0
T24 657 257 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 36 0 0
T2 644 1 0 0
T3 847 2 0 0
T10 0 1 0 0
T15 502 0 0 0
T16 424 0 0 0
T17 463 0 0 0
T18 526 0 0 0
T19 402 0 0 0
T20 1181 0 0 0
T45 0 1 0 0
T47 0 1 0 0
T51 0 1 0 0
T53 0 1 0 0
T56 451 0 0 0
T84 502 0 0 0
T90 0 1 0 0
T100 0 1 0 0
T131 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 29 0 0
T2 644 1 0 0
T3 847 2 0 0
T10 0 1 0 0
T15 502 0 0 0
T16 424 0 0 0
T17 463 0 0 0
T18 526 0 0 0
T19 402 0 0 0
T20 1181 0 0 0
T47 0 1 0 0
T51 0 1 0 0
T53 0 1 0 0
T56 451 0 0 0
T84 502 0 0 0
T100 0 1 0 0
T131 0 1 0 0
T133 0 1 0 0
T138 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 28 0 0
T2 644 1 0 0
T3 847 1 0 0
T10 0 1 0 0
T15 502 0 0 0
T16 424 0 0 0
T17 463 0 0 0
T18 526 0 0 0
T19 402 0 0 0
T20 1181 0 0 0
T47 0 1 0 0
T51 0 1 0 0
T53 0 1 0 0
T56 451 0 0 0
T84 502 0 0 0
T100 0 1 0 0
T131 0 1 0 0
T133 0 1 0 0
T138 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 28 0 0
T2 644 1 0 0
T3 847 1 0 0
T10 0 1 0 0
T15 502 0 0 0
T16 424 0 0 0
T17 463 0 0 0
T18 526 0 0 0
T19 402 0 0 0
T20 1181 0 0 0
T47 0 1 0 0
T51 0 1 0 0
T53 0 1 0 0
T56 451 0 0 0
T84 502 0 0 0
T100 0 1 0 0
T131 0 1 0 0
T133 0 1 0 0
T138 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 3415 0 0
T2 644 169 0 0
T3 847 0 0 0
T10 0 5 0 0
T15 502 0 0 0
T16 424 0 0 0
T17 463 0 0 0
T18 526 0 0 0
T19 402 0 0 0
T20 1181 0 0 0
T43 0 57 0 0
T47 0 141 0 0
T53 0 42 0 0
T56 451 0 0 0
T84 502 0 0 0
T100 0 420 0 0
T131 0 141 0 0
T133 0 35 0 0
T138 0 143 0 0
T203 0 39 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 1711 0 0
T1 1054 0 0 0
T2 644 1 0 0
T3 0 2 0 0
T4 428 3 0 0
T5 469 0 0 0
T6 427 2 0 0
T14 522 7 0 0
T15 502 7 0 0
T16 0 1 0 0
T18 0 4 0 0
T22 444 0 0 0
T23 491 4 0 0
T24 657 0 0 0
T84 0 4 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 9330998 0 0
T1 1054 654 0 0
T2 644 244 0 0
T4 428 28 0 0
T5 469 69 0 0
T6 427 27 0 0
T14 522 122 0 0
T15 502 102 0 0
T22 444 44 0 0
T23 491 91 0 0
T24 657 257 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 12 0 0
T3 847 1 0 0
T29 492 0 0 0
T30 497 0 0 0
T31 689 0 0 0
T51 0 1 0 0
T56 451 0 0 0
T69 556 0 0 0
T84 502 0 0 0
T104 1093 0 0 0
T138 0 1 0 0
T182 428 0 0 0
T183 441 0 0 0
T185 0 1 0 0
T188 0 1 0 0
T194 0 1 0 0
T196 0 1 0 0
T202 0 1 0 0
T204 0 1 0 0
T205 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL464597.83
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323196.88
ALWAYS21933100.00

59 end else begin : gen_trigger_active_high 60 1/1 assign trigger_active = (trigger_i == 1'b1); Tests: T4 T6 T23  61 end 62 63 // In case of edge events, we also need to detect the transition. 64 logic trigger_event; 65 if (EventType inside {EdgeToLow, EdgeToHigh}) begin : gen_trigger_event_edge 66 // This flop is always active, no matter the enable state. 67 logic trigger_active_q; 68 always_ff @(posedge clk_i or negedge rst_ni) begin : p_trigger_reg 69 1/1 if (!rst_ni) begin Tests: T4 T5 T6  70 1/1 trigger_active_q <= 1'b0; Tests: T4 T5 T6  71 end else begin 72 1/1 trigger_active_q <= trigger_active; Tests: T4 T5 T6  73 end 74 end 75 76 1/1 assign trigger_event = trigger_active & ~trigger_active_q; Tests: T4 T6 T23  77 // In case of level events, the event is equal to the level being active. 78 end else begin : gen_trigger_event_level 79 assign trigger_event = trigger_active; 80 end 81 82 ///////////////// 83 // Timer Logic // 84 ///////////////// 85 86 // Take the maximum width of both timer values. 87 localparam int unsigned TimerWidth = 88 (DetectTimerWidth > DebounceTimerWidth) ? DetectTimerWidth : DebounceTimerWidth; 89 90 logic cnt_en, cnt_clr; 91 logic [TimerWidth-1:0] cnt_d, cnt_q; 92 1/1 assign cnt_d = (cnt_clr) ? '0 : Tests: T2 T3 T10  93 (cnt_en) ? cnt_q + 1'b1 : 94 cnt_q; 95 96 97 logic cnt_done, thresh_sel; 98 logic [TimerWidth-1:0] thresh; 99 1/1 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : Tests: T5 T22 T2  100 TimerWidth'(cfg_debounce_timer_i); 101 1/1 assign cnt_done = (cnt_q >= thresh); Tests: T5 T22 T2  102 103 always_ff @(posedge clk_i or negedge rst_ni) begin : p_cnt_reg 104 1/1 if (!rst_ni) begin Tests: T4 T5 T6  105 1/1 cnt_q <= '0; Tests: T4 T5 T6  106 end else begin 107 1/1 cnt_q <= cnt_d; Tests: T4 T5 T6  108 end 109 end 110 111 ///////// 112 // FSM // 113 ///////// 114 115 typedef enum logic [1:0] { 116 IdleSt, 117 DebounceSt, 118 DetectSt, 119 StableSt 120 } state_t; 121 122 state_t state_d, state_q; 123 124 always_comb begin : p_fsm 125 1/1 state_d = state_q; Tests: T4 T6 T23  126 127 // Counter controls (clear has priority). 128 1/1 cnt_clr = 1'b0; Tests: T4 T6 T23  129 1/1 cnt_en = 1'b0; Tests: T4 T6 T23  130 131 // Detected outputs 132 1/1 event_detected_o = 1'b0; Tests: T4 T6 T23  133 1/1 event_detected_pulse_o = 1'b0; Tests: T4 T6 T23  134 135 // Threshold select 136 // 0: debounce 137 // 1: detect 138 1/1 thresh_sel = 1'b0; Tests: T4 T6 T23  139 140 1/1 unique case (state_q) Tests: T4 T6 T23  141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 1/1 if (trigger_event && cfg_enable_i) begin Tests: T4 T6 T23  148 1/1 state_d = DebounceSt; Tests: T2 T3 T10  149 1/1 cnt_en = 1'b1; Tests: T2 T3 T10  150 end MISSING_ELSE 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 1/1 cnt_en = 1'b1; Tests: T2 T3 T10  161 // Unconditionally go back to idle if the detector is disabled. 162 1/1 if (!cfg_enable_i) begin Tests: T2 T3 T10  163 1/1 state_d = IdleSt; Tests: T90  164 1/1 cnt_clr = 1'b1; Tests: T90  165 1/1 end else if (cnt_done) begin Tests: T2 T3 T10  166 1/1 cnt_clr = 1'b1; Tests: T2 T3 T10  167 1/1 if (trigger_active) begin Tests: T2 T3 T10  168 1/1 state_d = DetectSt; Tests: T2 T3 T10  169 end else begin 170 0/1 ==> state_d = IdleSt; 171 end 172 end MISSING_ELSE 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 1/1 thresh_sel = 1'b1; Tests: T2 T3 T10  182 1/1 cnt_en = 1'b1; Tests: T2 T3 T10  183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 1/1 if (!cfg_enable_i || !trigger_active) begin Tests: T2 T3 T10  186 1/1 state_d = IdleSt; Tests: T50 T206  187 1/1 cnt_clr = 1'b1; Tests: T50 T206  188 // If the trigger is active, count up. 189 end else begin 190 1/1 if (cnt_done) begin Tests: T2 T3 T10  191 1/1 state_d = StableSt; Tests: T2 T3 T10  192 1/1 cnt_clr = 1'b1; Tests: T2 T3 T10  193 1/1 event_detected_o = 1'b1; Tests: T2 T3 T10  194 1/1 event_detected_pulse_o = 1'b1; Tests: T2 T3 T10  195 end ==> MISSING_ELSE 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 1/1 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin Tests: T2 T3 T10  206 1/1 state_d = IdleSt; Tests: T3 T10 T46  207 // Otherwise keep the event detected output signal high. 208 end else begin 209 1/1 event_detected_o = 1'b1; Tests: T2 T3 T10  210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; Exclude Annotation: VC_COV_UNR 215 endcase // state_q 216 end 217 218 always_ff @(posedge clk_i or negedge rst_ni) begin : p_fsm_reg 219 1/1 if (!rst_ni) begin Tests: T4 T5 T6  220 1/1 state_q <= IdleSt; Tests: T4 T5 T6  221 end else begin 222 1/1 state_q <= state_d; Tests: T4 T5 T6 

Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions222195.45
Logical222195.45
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT4,T6,T23

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT4,T6,T23
11CoveredT4,T6,T23

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT2,T3,T10

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT2,T3,T10

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT2,T3,T10

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT2,T3,T10
10CoveredT4,T6,T23
11CoveredT2,T3,T10

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT2,T3,T10
01CoveredT50,T206
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT2,T3,T10
01CoveredT3,T46,T49
10CoveredT10

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT2,T3,T10
1-CoveredT3,T46,T49

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T2,T3,T10
DetectSt 168 Covered T2,T3,T10
IdleSt 163 Covered T4,T5,T6
StableSt 191 Covered T2,T3,T10


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T2,T3,T10
DebounceSt->IdleSt 163 Covered T90,T207
DetectSt->IdleSt 186 Covered T50,T206
DetectSt->StableSt 191 Covered T2,T3,T10
IdleSt->DebounceSt 148 Covered T2,T3,T10
StableSt->IdleSt 206 Covered T3,T10,T46



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 21 20 95.24
TERNARY 92 3 3 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00


92 assign cnt_d = (cnt_clr) ? '0 : -1- ==> 93 (cnt_en) ? cnt_q + 1'b1 : -2- ==> ==>

Branches:
-1--2-StatusTests
1 - Covered T2,T3,T10
0 1 Covered T2,T3,T10
0 0 Covered T4,T5,T6


99 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T2,T3,T10
0 Covered T4,T5,T6


104 if (!rst_ni) begin -1- 105 cnt_q <= '0; ==> 106 end else begin 107 cnt_q <= cnt_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


140 unique case (state_q) -1- 141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 if (trigger_event && cfg_enable_i) begin -2- 148 state_d = DebounceSt; ==> 149 cnt_en = 1'b1; 150 end MISSING_ELSE ==> 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 cnt_en = 1'b1; 161 // Unconditionally go back to idle if the detector is disabled. 162 if (!cfg_enable_i) begin -3- 163 state_d = IdleSt; ==> 164 cnt_clr = 1'b1; 165 end else if (cnt_done) begin -4- 166 cnt_clr = 1'b1; 167 if (trigger_active) begin -5- 168 state_d = DetectSt; ==> 169 end else begin 170 state_d = IdleSt; ==> 171 end 172 end MISSING_ELSE ==> 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 thresh_sel = 1'b1; 182 cnt_en = 1'b1; 183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 if (!cfg_enable_i || !trigger_active) begin -6- 186 state_d = IdleSt; ==> 187 cnt_clr = 1'b1; 188 // If the trigger is active, count up. 189 end else begin 190 if (cnt_done) begin -7- 191 state_d = StableSt; ==> 192 cnt_clr = 1'b1; 193 event_detected_o = 1'b1; 194 event_detected_pulse_o = 1'b1; 195 end MISSING_ELSE ==> (Excluded) Exclude Annotation: VC_COV_UNR 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin -8- 206 state_d = IdleSt; ==> 207 // Otherwise keep the event detected output signal high. 208 end else begin 209 event_detected_o = 1'b1; ==> 210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; ==> (Excluded) Exclude Annotation: VC_COV_UNR

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T2,T3,T10
IdleSt 0 - - - - - - Covered T4,T6,T23
DebounceSt - 1 - - - - - Covered T90
DebounceSt - 0 1 1 - - - Covered T2,T3,T10
DebounceSt - 0 1 0 - - - Not Covered
DebounceSt - 0 0 - - - - Covered T2,T3,T10
DetectSt - - - - 1 - - Covered T50,T206
DetectSt - - - - 0 1 - Covered T2,T3,T10
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T3,T10,T46
StableSt - - - - - - 0 Covered T2,T3,T10
default - - - - - - - Excluded VC_COV_UNR


219 if (!rst_ni) begin -1- 220 state_q <= IdleSt; ==> 221 end else begin 222 state_q <= state_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


69 if (!rst_ni) begin -1- 70 trigger_active_q <= 1'b0; ==> 71 end else begin 72 trigger_active_q <= trigger_active; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 15 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 15 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 9770838 53 0 0
CntIncr_A 9770838 32273 0 0
CntNoWrap_A 9770838 9329092 0 0
DetectStDropOut_A 9770838 2 0 0
DetectedOut_A 9770838 2180 0 0
DetectedPulseOut_A 9770838 24 0 0
DisabledIdleSt_A 9770838 9090068 0 0
DisabledNoDetection_A 9770838 9091894 0 0
EnterDebounceSt_A 9770838 28 0 0
EnterDetectSt_A 9770838 26 0 0
EnterStableSt_A 9770838 24 0 0
PulseIsPulse_A 9770838 24 0 0
StayInStableSt 9770838 2145 0 0
gen_high_level_sva.HighLevelEvent_A 9770838 9330998 0 0
gen_not_sticky_sva.StableStDropOut_A 9770838 12 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 53 0 0
T2 644 2 0 0
T3 847 4 0 0
T10 0 2 0 0
T15 502 0 0 0
T16 424 0 0 0
T17 463 0 0 0
T18 526 0 0 0
T19 402 0 0 0
T20 1181 0 0 0
T46 0 2 0 0
T49 0 2 0 0
T50 0 2 0 0
T53 0 2 0 0
T54 0 2 0 0
T56 451 0 0 0
T84 502 0 0 0
T90 0 1 0 0
T208 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 32273 0 0
T2 644 28 0 0
T3 847 88 0 0
T10 0 37 0 0
T15 502 0 0 0
T16 424 0 0 0
T17 463 0 0 0
T18 526 0 0 0
T19 402 0 0 0
T20 1181 0 0 0
T46 0 21 0 0
T49 0 49 0 0
T50 0 14 0 0
T53 0 94 0 0
T54 0 72 0 0
T56 451 0 0 0
T84 502 0 0 0
T90 0 26 0 0
T208 0 57 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 9329092 0 0
T1 1054 653 0 0
T2 644 241 0 0
T4 428 27 0 0
T5 469 68 0 0
T6 427 26 0 0
T14 522 121 0 0
T15 502 101 0 0
T22 444 43 0 0
T23 491 90 0 0
T24 657 256 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 2 0 0
T50 3327 1 0 0
T64 4777 0 0 0
T75 686 0 0 0
T76 1563 0 0 0
T158 528 0 0 0
T159 506 0 0 0
T206 0 1 0 0
T209 540 0 0 0
T210 431 0 0 0
T211 502 0 0 0
T212 522 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 2180 0 0
T2 644 45 0 0
T3 847 95 0 0
T10 0 4 0 0
T15 502 0 0 0
T16 424 0 0 0
T17 463 0 0 0
T18 526 0 0 0
T19 402 0 0 0
T20 1181 0 0 0
T46 0 73 0 0
T49 0 188 0 0
T53 0 154 0 0
T54 0 44 0 0
T56 451 0 0 0
T84 502 0 0 0
T138 0 16 0 0
T208 0 150 0 0
T213 0 62 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 24 0 0
T2 644 1 0 0
T3 847 2 0 0
T10 0 1 0 0
T15 502 0 0 0
T16 424 0 0 0
T17 463 0 0 0
T18 526 0 0 0
T19 402 0 0 0
T20 1181 0 0 0
T46 0 1 0 0
T49 0 1 0 0
T53 0 1 0 0
T54 0 1 0 0
T56 451 0 0 0
T84 502 0 0 0
T138 0 1 0 0
T208 0 1 0 0
T213 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 9090068 0 0
T1 1054 653 0 0
T2 644 3 0 0
T4 428 27 0 0
T5 469 68 0 0
T6 427 26 0 0
T14 522 121 0 0
T15 502 101 0 0
T22 444 43 0 0
T23 491 90 0 0
T24 657 256 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 9091894 0 0
T1 1054 654 0 0
T2 644 3 0 0
T4 428 28 0 0
T5 469 69 0 0
T6 427 27 0 0
T14 522 122 0 0
T15 502 102 0 0
T22 444 44 0 0
T23 491 91 0 0
T24 657 257 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 28 0 0
T2 644 1 0 0
T3 847 2 0 0
T10 0 1 0 0
T15 502 0 0 0
T16 424 0 0 0
T17 463 0 0 0
T18 526 0 0 0
T19 402 0 0 0
T20 1181 0 0 0
T46 0 1 0 0
T49 0 1 0 0
T50 0 1 0 0
T53 0 1 0 0
T54 0 1 0 0
T56 451 0 0 0
T84 502 0 0 0
T90 0 1 0 0
T208 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 26 0 0
T2 644 1 0 0
T3 847 2 0 0
T10 0 1 0 0
T15 502 0 0 0
T16 424 0 0 0
T17 463 0 0 0
T18 526 0 0 0
T19 402 0 0 0
T20 1181 0 0 0
T46 0 1 0 0
T49 0 1 0 0
T50 0 1 0 0
T53 0 1 0 0
T54 0 1 0 0
T56 451 0 0 0
T84 502 0 0 0
T138 0 1 0 0
T208 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 24 0 0
T2 644 1 0 0
T3 847 2 0 0
T10 0 1 0 0
T15 502 0 0 0
T16 424 0 0 0
T17 463 0 0 0
T18 526 0 0 0
T19 402 0 0 0
T20 1181 0 0 0
T46 0 1 0 0
T49 0 1 0 0
T53 0 1 0 0
T54 0 1 0 0
T56 451 0 0 0
T84 502 0 0 0
T138 0 1 0 0
T208 0 1 0 0
T213 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 24 0 0
T2 644 1 0 0
T3 847 2 0 0
T10 0 1 0 0
T15 502 0 0 0
T16 424 0 0 0
T17 463 0 0 0
T18 526 0 0 0
T19 402 0 0 0
T20 1181 0 0 0
T46 0 1 0 0
T49 0 1 0 0
T53 0 1 0 0
T54 0 1 0 0
T56 451 0 0 0
T84 502 0 0 0
T138 0 1 0 0
T208 0 1 0 0
T213 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 2145 0 0
T2 644 43 0 0
T3 847 92 0 0
T10 0 3 0 0
T15 502 0 0 0
T16 424 0 0 0
T17 463 0 0 0
T18 526 0 0 0
T19 402 0 0 0
T20 1181 0 0 0
T46 0 72 0 0
T49 0 187 0 0
T53 0 152 0 0
T54 0 42 0 0
T56 451 0 0 0
T84 502 0 0 0
T138 0 15 0 0
T208 0 148 0 0
T213 0 60 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 9330998 0 0
T1 1054 654 0 0
T2 644 244 0 0
T4 428 28 0 0
T5 469 69 0 0
T6 427 27 0 0
T14 522 122 0 0
T15 502 102 0 0
T22 444 44 0 0
T23 491 91 0 0
T24 657 257 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 12 0 0
T3 847 1 0 0
T29 492 0 0 0
T30 497 0 0 0
T31 689 0 0 0
T46 0 1 0 0
T49 0 1 0 0
T56 451 0 0 0
T69 556 0 0 0
T84 502 0 0 0
T104 1093 0 0 0
T106 0 1 0 0
T138 0 1 0 0
T182 428 0 0 0
T183 441 0 0 0
T193 0 1 0 0
T202 0 2 0 0
T205 0 1 0 0
T214 0 1 0 0
T215 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL464495.65
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS125323093.75
ALWAYS21933100.00

57 if (EventType inside {LowLevel, EdgeToLow}) begin : gen_trigger_active_low 58 1/1 assign trigger_active = (trigger_i == 1'b0); Tests: T4 T6 T23  59 end else begin : gen_trigger_active_high 60 assign trigger_active = (trigger_i == 1'b1); 61 end 62 63 // In case of edge events, we also need to detect the transition. 64 logic trigger_event; 65 if (EventType inside {EdgeToLow, EdgeToHigh}) begin : gen_trigger_event_edge 66 // This flop is always active, no matter the enable state. 67 logic trigger_active_q; 68 always_ff @(posedge clk_i or negedge rst_ni) begin : p_trigger_reg 69 1/1 if (!rst_ni) begin Tests: T4 T5 T6  70 1/1 trigger_active_q <= 1'b0; Tests: T4 T5 T6  71 end else begin 72 1/1 trigger_active_q <= trigger_active; Tests: T4 T5 T6  73 end 74 end 75 76 1/1 assign trigger_event = trigger_active & ~trigger_active_q; Tests: T4 T5 T6  77 // In case of level events, the event is equal to the level being active. 78 end else begin : gen_trigger_event_level 79 assign trigger_event = trigger_active; 80 end 81 82 ///////////////// 83 // Timer Logic // 84 ///////////////// 85 86 // Take the maximum width of both timer values. 87 localparam int unsigned TimerWidth = 88 (DetectTimerWidth > DebounceTimerWidth) ? DetectTimerWidth : DebounceTimerWidth; 89 90 logic cnt_en, cnt_clr; 91 logic [TimerWidth-1:0] cnt_d, cnt_q; 92 1/1 assign cnt_d = (cnt_clr) ? '0 : Tests: T3 T10 T49  93 (cnt_en) ? cnt_q + 1'b1 : 94 cnt_q; 95 96 97 logic cnt_done, thresh_sel; 98 logic [TimerWidth-1:0] thresh; 99 1/1 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : Tests: T5 T22 T2  100 TimerWidth'(cfg_debounce_timer_i); 101 1/1 assign cnt_done = (cnt_q >= thresh); Tests: T5 T22 T2  102 103 always_ff @(posedge clk_i or negedge rst_ni) begin : p_cnt_reg 104 1/1 if (!rst_ni) begin Tests: T4 T5 T6  105 1/1 cnt_q <= '0; Tests: T4 T5 T6  106 end else begin 107 1/1 cnt_q <= cnt_d; Tests: T4 T5 T6  108 end 109 end 110 111 ///////// 112 // FSM // 113 ///////// 114 115 typedef enum logic [1:0] { 116 IdleSt, 117 DebounceSt, 118 DetectSt, 119 StableSt 120 } state_t; 121 122 state_t state_d, state_q; 123 124 always_comb begin : p_fsm 125 1/1 state_d = state_q; Tests: T4 T5 T6  126 127 // Counter controls (clear has priority). 128 1/1 cnt_clr = 1'b0; Tests: T4 T5 T6  129 1/1 cnt_en = 1'b0; Tests: T4 T5 T6  130 131 // Detected outputs 132 1/1 event_detected_o = 1'b0; Tests: T4 T5 T6  133 1/1 event_detected_pulse_o = 1'b0; Tests: T4 T5 T6  134 135 // Threshold select 136 // 0: debounce 137 // 1: detect 138 1/1 thresh_sel = 1'b0; Tests: T4 T5 T6  139 140 1/1 unique case (state_q) Tests: T4 T5 T6  141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 1/1 if (trigger_event && cfg_enable_i) begin Tests: T4 T5 T6  148 1/1 state_d = DebounceSt; Tests: T3 T10 T49  149 1/1 cnt_en = 1'b1; Tests: T3 T10 T49  150 end MISSING_ELSE 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 1/1 cnt_en = 1'b1; Tests: T3 T10 T49  161 // Unconditionally go back to idle if the detector is disabled. 162 1/1 if (!cfg_enable_i) begin Tests: T3 T10 T49  163 1/1 state_d = IdleSt; Tests: T90  164 1/1 cnt_clr = 1'b1; Tests: T90  165 1/1 end else if (cnt_done) begin Tests: T3 T10 T49  166 1/1 cnt_clr = 1'b1; Tests: T3 T10 T49  167 1/1 if (trigger_active) begin Tests: T3 T10 T49  168 1/1 state_d = DetectSt; Tests: T3 T10 T49  169 end else begin 170 1/1 state_d = IdleSt; Tests: T205  171 end 172 end MISSING_ELSE 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 1/1 thresh_sel = 1'b1; Tests: T3 T10 T49  182 1/1 cnt_en = 1'b1; Tests: T3 T10 T49  183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 1/1 if (!cfg_enable_i || !trigger_active) begin Tests: T3 T10 T49  186 0/1 ==> state_d = IdleSt; 187 0/1 ==> cnt_clr = 1'b1; 188 // If the trigger is active, count up. 189 end else begin 190 1/1 if (cnt_done) begin Tests: T3 T10 T49  191 1/1 state_d = StableSt; Tests: T3 T10 T49  192 1/1 cnt_clr = 1'b1; Tests: T3 T10 T49  193 1/1 event_detected_o = 1'b1; Tests: T3 T10 T49  194 1/1 event_detected_pulse_o = 1'b1; Tests: T3 T10 T49  195 end ==> MISSING_ELSE 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 1/1 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin Tests: T3 T10 T49  206 1/1 state_d = IdleSt; Tests: T3 T10 T202  207 // Otherwise keep the event detected output signal high. 208 end else begin 209 1/1 event_detected_o = 1'b1; Tests: T3 T10 T49  210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; Exclude Annotation: VC_COV_UNR 215 endcase // state_q 216 end 217 218 always_ff @(posedge clk_i or negedge rst_ni) begin : p_fsm_reg 219 1/1 if (!rst_ni) begin Tests: T4 T5 T6  220 1/1 state_q <= IdleSt; Tests: T4 T5 T6  221 end else begin 222 1/1 state_q <= state_d; Tests: T4 T5 T6 

Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions222090.91
Logical222090.91
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT4,T6,T23
1CoveredT4,T5,T6

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT4,T6,T23
10CoveredT4,T5,T6
11CoveredT4,T5,T6

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT3,T10,T49

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT3,T10,T49

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT3,T10,T49

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT2,T3,T10
10CoveredT4,T6,T23
11CoveredT3,T10,T49

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT3,T10,T49
01Not Covered
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT3,T10,T49
01CoveredT3,T202,T106
10CoveredT10

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT3,T10,T49
1-CoveredT3,T202,T106

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 5 83.33
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T3,T10,T49
DetectSt 168 Covered T3,T10,T49
IdleSt 163 Covered T4,T5,T6
StableSt 191 Covered T3,T10,T49


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T3,T10,T49
DebounceSt->IdleSt 163 Covered T90,T205
DetectSt->IdleSt 186 Not Covered
DetectSt->StableSt 191 Covered T3,T10,T49
IdleSt->DebounceSt 148 Covered T3,T10,T49
StableSt->IdleSt 206 Covered T3,T10,T50



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 21 20 95.24
TERNARY 92 3 3 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 9 90.00
IF 219 2 2 100.00
IF 69 2 2 100.00


92 assign cnt_d = (cnt_clr) ? '0 : -1- ==> 93 (cnt_en) ? cnt_q + 1'b1 : -2- ==> ==>

Branches:
-1--2-StatusTests
1 - Covered T3,T10,T49
0 1 Covered T3,T10,T49
0 0 Covered T4,T5,T6


99 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T3,T10,T49
0 Covered T4,T5,T6


104 if (!rst_ni) begin -1- 105 cnt_q <= '0; ==> 106 end else begin 107 cnt_q <= cnt_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


140 unique case (state_q) -1- 141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 if (trigger_event && cfg_enable_i) begin -2- 148 state_d = DebounceSt; ==> 149 cnt_en = 1'b1; 150 end MISSING_ELSE ==> 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 cnt_en = 1'b1; 161 // Unconditionally go back to idle if the detector is disabled. 162 if (!cfg_enable_i) begin -3- 163 state_d = IdleSt; ==> 164 cnt_clr = 1'b1; 165 end else if (cnt_done) begin -4- 166 cnt_clr = 1'b1; 167 if (trigger_active) begin -5- 168 state_d = DetectSt; ==> 169 end else begin 170 state_d = IdleSt; ==> 171 end 172 end MISSING_ELSE ==> 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 thresh_sel = 1'b1; 182 cnt_en = 1'b1; 183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 if (!cfg_enable_i || !trigger_active) begin -6- 186 state_d = IdleSt; ==> 187 cnt_clr = 1'b1; 188 // If the trigger is active, count up. 189 end else begin 190 if (cnt_done) begin -7- 191 state_d = StableSt; ==> 192 cnt_clr = 1'b1; 193 event_detected_o = 1'b1; 194 event_detected_pulse_o = 1'b1; 195 end MISSING_ELSE ==> (Excluded) Exclude Annotation: VC_COV_UNR 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin -8- 206 state_d = IdleSt; ==> 207 // Otherwise keep the event detected output signal high. 208 end else begin 209 event_detected_o = 1'b1; ==> 210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; ==> (Excluded) Exclude Annotation: VC_COV_UNR

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T3,T10,T49
IdleSt 0 - - - - - - Covered T4,T5,T6
DebounceSt - 1 - - - - - Covered T90
DebounceSt - 0 1 1 - - - Covered T3,T10,T49
DebounceSt - 0 1 0 - - - Covered T205
DebounceSt - 0 0 - - - - Covered T3,T10,T49
DetectSt - - - - 1 - - Not Covered
DetectSt - - - - 0 1 - Covered T3,T10,T49
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T3,T10,T202
StableSt - - - - - - 0 Covered T3,T10,T49
default - - - - - - - Excluded VC_COV_UNR


219 if (!rst_ni) begin -1- 220 state_q <= IdleSt; ==> 221 end else begin 222 state_q <= state_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


69 if (!rst_ni) begin -1- 70 trigger_active_q <= 1'b0; ==> 71 end else begin 72 trigger_active_q <= trigger_active; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[2].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 15 93.75
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 15 93.75




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 9770838 40 0 0
CntIncr_A 9770838 31647 0 0
CntNoWrap_A 9770838 9329105 0 0
DetectStDropOut_A 9770838 0 0 0
DetectedOut_A 9770838 54106 0 0
DetectedPulseOut_A 9770838 19 0 0
DisabledIdleSt_A 9770838 9088211 0 0
DisabledNoDetection_A 9770838 9090035 0 0
EnterDebounceSt_A 9770838 21 0 0
EnterDetectSt_A 9770838 19 0 0
EnterStableSt_A 9770838 19 0 0
PulseIsPulse_A 9770838 19 0 0
StayInStableSt 9770838 54073 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 9770838 5094 0 0
gen_low_level_sva.LowLevelEvent_A 9770838 9330998 0 0
gen_not_sticky_sva.StableStDropOut_A 9770838 4 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 40 0 0
T3 847 2 0 0
T10 0 2 0 0
T29 492 0 0 0
T30 497 0 0 0
T31 689 0 0 0
T49 0 2 0 0
T50 0 4 0 0
T56 451 0 0 0
T69 556 0 0 0
T84 502 0 0 0
T90 0 1 0 0
T100 0 2 0 0
T104 1093 0 0 0
T133 0 2 0 0
T180 0 2 0 0
T182 428 0 0 0
T183 441 0 0 0
T185 0 2 0 0
T202 0 4 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 31647 0 0
T3 847 44 0 0
T10 0 37 0 0
T29 492 0 0 0
T30 497 0 0 0
T31 689 0 0 0
T49 0 49 0 0
T50 0 90 0 0
T56 451 0 0 0
T69 556 0 0 0
T84 502 0 0 0
T90 0 27 0 0
T100 0 98 0 0
T104 1093 0 0 0
T133 0 31 0 0
T180 0 60 0 0
T182 428 0 0 0
T183 441 0 0 0
T185 0 55 0 0
T202 0 92 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 9329105 0 0
T1 1054 653 0 0
T2 644 243 0 0
T4 428 27 0 0
T5 469 68 0 0
T6 427 26 0 0
T14 522 121 0 0
T15 502 101 0 0
T22 444 43 0 0
T23 491 90 0 0
T24 657 256 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 54106 0 0
T3 847 163 0 0
T10 0 6 0 0
T29 492 0 0 0
T30 497 0 0 0
T31 689 0 0 0
T49 0 94 0 0
T50 0 78 0 0
T56 451 0 0 0
T69 556 0 0 0
T84 502 0 0 0
T100 0 139 0 0
T104 1093 0 0 0
T106 0 42 0 0
T133 0 37 0 0
T180 0 50 0 0
T182 428 0 0 0
T183 441 0 0 0
T185 0 309 0 0
T202 0 71 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 19 0 0
T3 847 1 0 0
T10 0 1 0 0
T29 492 0 0 0
T30 497 0 0 0
T31 689 0 0 0
T49 0 1 0 0
T50 0 2 0 0
T56 451 0 0 0
T69 556 0 0 0
T84 502 0 0 0
T100 0 1 0 0
T104 1093 0 0 0
T106 0 1 0 0
T133 0 1 0 0
T180 0 1 0 0
T182 428 0 0 0
T183 441 0 0 0
T185 0 1 0 0
T202 0 2 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 9088211 0 0
T1 1054 653 0 0
T2 644 3 0 0
T4 428 27 0 0
T5 469 68 0 0
T6 427 26 0 0
T14 522 121 0 0
T15 502 101 0 0
T22 444 43 0 0
T23 491 90 0 0
T24 657 256 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 9090035 0 0
T1 1054 654 0 0
T2 644 3 0 0
T4 428 28 0 0
T5 469 69 0 0
T6 427 27 0 0
T14 522 122 0 0
T15 502 102 0 0
T22 444 44 0 0
T23 491 91 0 0
T24 657 257 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 21 0 0
T3 847 1 0 0
T10 0 1 0 0
T29 492 0 0 0
T30 497 0 0 0
T31 689 0 0 0
T49 0 1 0 0
T50 0 2 0 0
T56 451 0 0 0
T69 556 0 0 0
T84 502 0 0 0
T90 0 1 0 0
T100 0 1 0 0
T104 1093 0 0 0
T133 0 1 0 0
T180 0 1 0 0
T182 428 0 0 0
T183 441 0 0 0
T185 0 1 0 0
T202 0 2 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 19 0 0
T3 847 1 0 0
T10 0 1 0 0
T29 492 0 0 0
T30 497 0 0 0
T31 689 0 0 0
T49 0 1 0 0
T50 0 2 0 0
T56 451 0 0 0
T69 556 0 0 0
T84 502 0 0 0
T100 0 1 0 0
T104 1093 0 0 0
T106 0 1 0 0
T133 0 1 0 0
T180 0 1 0 0
T182 428 0 0 0
T183 441 0 0 0
T185 0 1 0 0
T202 0 2 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 19 0 0
T3 847 1 0 0
T10 0 1 0 0
T29 492 0 0 0
T30 497 0 0 0
T31 689 0 0 0
T49 0 1 0 0
T50 0 2 0 0
T56 451 0 0 0
T69 556 0 0 0
T84 502 0 0 0
T100 0 1 0 0
T104 1093 0 0 0
T106 0 1 0 0
T133 0 1 0 0
T180 0 1 0 0
T182 428 0 0 0
T183 441 0 0 0
T185 0 1 0 0
T202 0 2 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 19 0 0
T3 847 1 0 0
T10 0 1 0 0
T29 492 0 0 0
T30 497 0 0 0
T31 689 0 0 0
T49 0 1 0 0
T50 0 2 0 0
T56 451 0 0 0
T69 556 0 0 0
T84 502 0 0 0
T100 0 1 0 0
T104 1093 0 0 0
T106 0 1 0 0
T133 0 1 0 0
T180 0 1 0 0
T182 428 0 0 0
T183 441 0 0 0
T185 0 1 0 0
T202 0 2 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 54073 0 0
T3 847 162 0 0
T10 0 5 0 0
T29 492 0 0 0
T30 497 0 0 0
T31 689 0 0 0
T49 0 92 0 0
T50 0 74 0 0
T56 451 0 0 0
T69 556 0 0 0
T84 502 0 0 0
T100 0 137 0 0
T104 1093 0 0 0
T106 0 41 0 0
T133 0 35 0 0
T180 0 48 0 0
T182 428 0 0 0
T183 441 0 0 0
T185 0 307 0 0
T202 0 68 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 5094 0 0
T1 1054 4 0 0
T2 644 0 0 0
T3 0 1 0 0
T4 428 1 0 0
T5 469 0 0 0
T6 427 3 0 0
T14 522 4 0 0
T15 502 3 0 0
T16 0 2 0 0
T18 0 7 0 0
T22 444 0 0 0
T23 491 6 0 0
T24 657 0 0 0
T84 0 7 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 9330998 0 0
T1 1054 654 0 0
T2 644 244 0 0
T4 428 28 0 0
T5 469 69 0 0
T6 427 27 0 0
T14 522 122 0 0
T15 502 102 0 0
T22 444 44 0 0
T23 491 91 0 0
T24 657 257 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 4 0 0
T3 847 1 0 0
T29 492 0 0 0
T30 497 0 0 0
T31 689 0 0 0
T56 451 0 0 0
T69 556 0 0 0
T84 502 0 0 0
T104 1093 0 0 0
T106 0 1 0 0
T182 428 0 0 0
T183 441 0 0 0
T202 0 1 0 0
T216 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00

59 end else begin : gen_trigger_active_high 60 1/1 assign trigger_active = (trigger_i == 1'b1); Tests: T4 T5 T6  61 end 62 63 // In case of edge events, we also need to detect the transition. 64 logic trigger_event; 65 if (EventType inside {EdgeToLow, EdgeToHigh}) begin : gen_trigger_event_edge 66 // This flop is always active, no matter the enable state. 67 logic trigger_active_q; 68 always_ff @(posedge clk_i or negedge rst_ni) begin : p_trigger_reg 69 1/1 if (!rst_ni) begin Tests: T4 T5 T6  70 1/1 trigger_active_q <= 1'b0; Tests: T4 T5 T6  71 end else begin 72 1/1 trigger_active_q <= trigger_active; Tests: T4 T5 T6  73 end 74 end 75 76 1/1 assign trigger_event = trigger_active & ~trigger_active_q; Tests: T4 T5 T6  77 // In case of level events, the event is equal to the level being active. 78 end else begin : gen_trigger_event_level 79 assign trigger_event = trigger_active; 80 end 81 82 ///////////////// 83 // Timer Logic // 84 ///////////////// 85 86 // Take the maximum width of both timer values. 87 localparam int unsigned TimerWidth = 88 (DetectTimerWidth > DebounceTimerWidth) ? DetectTimerWidth : DebounceTimerWidth; 89 90 logic cnt_en, cnt_clr; 91 logic [TimerWidth-1:0] cnt_d, cnt_q; 92 1/1 assign cnt_d = (cnt_clr) ? '0 : Tests: T10 T12 T52  93 (cnt_en) ? cnt_q + 1'b1 : 94 cnt_q; 95 96 97 logic cnt_done, thresh_sel; 98 logic [TimerWidth-1:0] thresh; 99 1/1 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : Tests: T5 T22 T2  100 TimerWidth'(cfg_debounce_timer_i); 101 1/1 assign cnt_done = (cnt_q >= thresh); Tests: T5 T22 T2  102 103 always_ff @(posedge clk_i or negedge rst_ni) begin : p_cnt_reg 104 1/1 if (!rst_ni) begin Tests: T4 T5 T6  105 1/1 cnt_q <= '0; Tests: T4 T5 T6  106 end else begin 107 1/1 cnt_q <= cnt_d; Tests: T4 T5 T6  108 end 109 end 110 111 ///////// 112 // FSM // 113 ///////// 114 115 typedef enum logic [1:0] { 116 IdleSt, 117 DebounceSt, 118 DetectSt, 119 StableSt 120 } state_t; 121 122 state_t state_d, state_q; 123 124 always_comb begin : p_fsm 125 1/1 state_d = state_q; Tests: T4 T5 T6  126 127 // Counter controls (clear has priority). 128 1/1 cnt_clr = 1'b0; Tests: T4 T5 T6  129 1/1 cnt_en = 1'b0; Tests: T4 T5 T6  130 131 // Detected outputs 132 1/1 event_detected_o = 1'b0; Tests: T4 T5 T6  133 1/1 event_detected_pulse_o = 1'b0; Tests: T4 T5 T6  134 135 // Threshold select 136 // 0: debounce 137 // 1: detect 138 1/1 thresh_sel = 1'b0; Tests: T4 T5 T6  139 140 1/1 unique case (state_q) Tests: T4 T5 T6  141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 1/1 if (trigger_event && cfg_enable_i) begin Tests: T4 T5 T6  148 1/1 state_d = DebounceSt; Tests: T10 T12 T52  149 1/1 cnt_en = 1'b1; Tests: T10 T12 T52  150 end MISSING_ELSE 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 1/1 cnt_en = 1'b1; Tests: T10 T12 T52  161 // Unconditionally go back to idle if the detector is disabled. 162 1/1 if (!cfg_enable_i) begin Tests: T10 T12 T52  163 1/1 state_d = IdleSt; Tests: T90  164 1/1 cnt_clr = 1'b1; Tests: T90  165 1/1 end else if (cnt_done) begin Tests: T10 T12 T52  166 1/1 cnt_clr = 1'b1; Tests: T10 T12 T52  167 1/1 if (trigger_active) begin Tests: T10 T12 T52  168 1/1 state_d = DetectSt; Tests: T10 T12 T52  169 end else begin 170 1/1 state_d = IdleSt; Tests: T217 T218 T187  171 end 172 end MISSING_ELSE 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 1/1 thresh_sel = 1'b1; Tests: T10 T12 T52  182 1/1 cnt_en = 1'b1; Tests: T10 T12 T52  183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 1/1 if (!cfg_enable_i || !trigger_active) begin Tests: T10 T12 T52  186 1/1 state_d = IdleSt; Tests: T43  187 1/1 cnt_clr = 1'b1; Tests: T43  188 // If the trigger is active, count up. 189 end else begin 190 1/1 if (cnt_done) begin Tests: T10 T12 T52  191 1/1 state_d = StableSt; Tests: T10 T12 T52  192 1/1 cnt_clr = 1'b1; Tests: T10 T12 T52  193 1/1 event_detected_o = 1'b1; Tests: T10 T12 T52  194 1/1 event_detected_pulse_o = 1'b1; Tests: T10 T12 T52  195 end ==> MISSING_ELSE 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 1/1 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin Tests: T10 T12 T52  206 1/1 state_d = IdleSt; Tests: T10 T52 T53  207 // Otherwise keep the event detected output signal high. 208 end else begin 209 1/1 event_detected_o = 1'b1; Tests: T10 T12 T52  210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; Exclude Annotation: VC_COV_UNR 215 endcase // state_q 216 end 217 218 always_ff @(posedge clk_i or negedge rst_ni) begin : p_fsm_reg 219 1/1 if (!rst_ni) begin Tests: T4 T5 T6  220 1/1 state_q <= IdleSt; Tests: T4 T5 T6  221 end else begin 222 1/1 state_q <= state_d; Tests: T4 T5 T6 

Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
TotalCoveredPercent
Conditions222195.45
Logical222195.45
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT4,T5,T6

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT4,T5,T6
11CoveredT4,T5,T6

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT10,T12,T52

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT10,T12,T52

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT10,T12,T52

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT10,T12,T51
10CoveredT4,T5,T6
11CoveredT10,T12,T52

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT10,T12,T52
01CoveredT43
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT10,T12,T52
01CoveredT52,T53,T217
10CoveredT10

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT10,T12,T52
1-CoveredT52,T53,T217

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T10,T12,T52
DetectSt 168 Covered T10,T12,T52
IdleSt 163 Covered T4,T5,T6
StableSt 191 Covered T10,T12,T52


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T10,T12,T52
DebounceSt->IdleSt 163 Covered T217,T90,T218
DetectSt->IdleSt 186 Covered T43
DetectSt->StableSt 191 Covered T10,T12,T52
IdleSt->DebounceSt 148 Covered T10,T12,T52
StableSt->IdleSt 206 Covered T10,T52,T53



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
Line No.TotalCoveredPercent
Branches 21 21 100.00
TERNARY 92 3 3 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 10 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00


92 assign cnt_d = (cnt_clr) ? '0 : -1- ==> 93 (cnt_en) ? cnt_q + 1'b1 : -2- ==> ==>

Branches:
-1--2-StatusTests
1 - Covered T10,T12,T52
0 1 Covered T10,T12,T52
0 0 Covered T4,T5,T6


99 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T10,T12,T52
0 Covered T4,T5,T6


104 if (!rst_ni) begin -1- 105 cnt_q <= '0; ==> 106 end else begin 107 cnt_q <= cnt_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


140 unique case (state_q) -1- 141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 if (trigger_event && cfg_enable_i) begin -2- 148 state_d = DebounceSt; ==> 149 cnt_en = 1'b1; 150 end MISSING_ELSE ==> 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 cnt_en = 1'b1; 161 // Unconditionally go back to idle if the detector is disabled. 162 if (!cfg_enable_i) begin -3- 163 state_d = IdleSt; ==> 164 cnt_clr = 1'b1; 165 end else if (cnt_done) begin -4- 166 cnt_clr = 1'b1; 167 if (trigger_active) begin -5- 168 state_d = DetectSt; ==> 169 end else begin 170 state_d = IdleSt; ==> 171 end 172 end MISSING_ELSE ==> 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 thresh_sel = 1'b1; 182 cnt_en = 1'b1; 183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 if (!cfg_enable_i || !trigger_active) begin -6- 186 state_d = IdleSt; ==> 187 cnt_clr = 1'b1; 188 // If the trigger is active, count up. 189 end else begin 190 if (cnt_done) begin -7- 191 state_d = StableSt; ==> 192 cnt_clr = 1'b1; 193 event_detected_o = 1'b1; 194 event_detected_pulse_o = 1'b1; 195 end MISSING_ELSE ==> (Excluded) Exclude Annotation: VC_COV_UNR 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin -8- 206 state_d = IdleSt; ==> 207 // Otherwise keep the event detected output signal high. 208 end else begin 209 event_detected_o = 1'b1; ==> 210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; ==> (Excluded) Exclude Annotation: VC_COV_UNR

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T10,T12,T52
IdleSt 0 - - - - - - Covered T4,T5,T6
DebounceSt - 1 - - - - - Covered T90
DebounceSt - 0 1 1 - - - Covered T10,T12,T52
DebounceSt - 0 1 0 - - - Covered T217,T218,T187
DebounceSt - 0 0 - - - - Covered T10,T12,T52
DetectSt - - - - 1 - - Covered T43
DetectSt - - - - 0 1 - Covered T10,T12,T52
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T10,T52,T53
StableSt - - - - - - 0 Covered T10,T12,T52
default - - - - - - - Excluded VC_COV_UNR


219 if (!rst_ni) begin -1- 220 state_q <= IdleSt; ==> 221 end else begin 222 state_q <= state_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


69 if (!rst_ni) begin -1- 70 trigger_active_q <= 1'b0; ==> 71 end else begin 72 trigger_active_q <= trigger_active; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_l2h
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 15 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 15 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 9770838 66 0 0
CntIncr_A 9770838 1783 0 0
CntNoWrap_A 9770838 9329079 0 0
DetectStDropOut_A 9770838 1 0 0
DetectedOut_A 9770838 2073 0 0
DetectedPulseOut_A 9770838 30 0 0
DisabledIdleSt_A 9770838 9322079 0 0
DisabledNoDetection_A 9770838 9323905 0 0
EnterDebounceSt_A 9770838 35 0 0
EnterDetectSt_A 9770838 31 0 0
EnterStableSt_A 9770838 30 0 0
PulseIsPulse_A 9770838 30 0 0
StayInStableSt 9770838 2029 0 0
gen_high_level_sva.HighLevelEvent_A 9770838 9330998 0 0
gen_not_sticky_sva.StableStDropOut_A 9770838 15 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 66 0 0
T10 8125 2 0 0
T11 783 0 0 0
T12 632 2 0 0
T13 10538 0 0 0
T52 0 4 0 0
T53 0 2 0 0
T58 470 0 0 0
T65 522 0 0 0
T66 503 0 0 0
T67 677 0 0 0
T90 0 1 0 0
T94 427 0 0 0
T95 1341 0 0 0
T131 0 2 0 0
T133 0 2 0 0
T181 0 2 0 0
T191 0 4 0 0
T217 0 3 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 1783 0 0
T10 8125 37 0 0
T11 783 0 0 0
T12 632 70 0 0
T13 10538 0 0 0
T52 0 20 0 0
T53 0 94 0 0
T58 470 0 0 0
T65 522 0 0 0
T66 503 0 0 0
T67 677 0 0 0
T90 0 25 0 0
T94 427 0 0 0
T95 1341 0 0 0
T131 0 94 0 0
T133 0 31 0 0
T181 0 35 0 0
T191 0 164 0 0
T217 0 168 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 9329079 0 0
T1 1054 653 0 0
T2 644 243 0 0
T4 428 27 0 0
T5 469 68 0 0
T6 427 26 0 0
T14 522 121 0 0
T15 502 101 0 0
T22 444 43 0 0
T23 491 90 0 0
T24 657 256 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 1 0 0
T43 35323 1 0 0
T101 2586 0 0 0
T164 3081 0 0 0
T165 523 0 0 0
T166 415 0 0 0
T167 704 0 0 0
T168 35514 0 0 0
T219 871 0 0 0
T220 402 0 0 0
T221 2841 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 2073 0 0
T10 8125 4 0 0
T11 783 0 0 0
T12 632 46 0 0
T13 10538 0 0 0
T52 0 39 0 0
T53 0 14 0 0
T58 470 0 0 0
T65 522 0 0 0
T66 503 0 0 0
T67 677 0 0 0
T94 427 0 0 0
T95 1341 0 0 0
T131 0 9 0 0
T133 0 176 0 0
T181 0 76 0 0
T191 0 80 0 0
T217 0 125 0 0
T222 0 10 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 30 0 0
T10 8125 1 0 0
T11 783 0 0 0
T12 632 1 0 0
T13 10538 0 0 0
T52 0 2 0 0
T53 0 1 0 0
T58 470 0 0 0
T65 522 0 0 0
T66 503 0 0 0
T67 677 0 0 0
T94 427 0 0 0
T95 1341 0 0 0
T131 0 1 0 0
T133 0 1 0 0
T181 0 1 0 0
T191 0 2 0 0
T217 0 1 0 0
T222 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 9322079 0 0
T1 1054 653 0 0
T2 644 243 0 0
T4 428 27 0 0
T5 469 68 0 0
T6 427 26 0 0
T14 522 121 0 0
T15 502 101 0 0
T22 444 43 0 0
T23 491 90 0 0
T24 657 256 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 9323905 0 0
T1 1054 654 0 0
T2 644 244 0 0
T4 428 28 0 0
T5 469 69 0 0
T6 427 27 0 0
T14 522 122 0 0
T15 502 102 0 0
T22 444 44 0 0
T23 491 91 0 0
T24 657 257 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 35 0 0
T10 8125 1 0 0
T11 783 0 0 0
T12 632 1 0 0
T13 10538 0 0 0
T52 0 2 0 0
T53 0 1 0 0
T58 470 0 0 0
T65 522 0 0 0
T66 503 0 0 0
T67 677 0 0 0
T90 0 1 0 0
T94 427 0 0 0
T95 1341 0 0 0
T131 0 1 0 0
T133 0 1 0 0
T181 0 1 0 0
T191 0 2 0 0
T217 0 2 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 31 0 0
T10 8125 1 0 0
T11 783 0 0 0
T12 632 1 0 0
T13 10538 0 0 0
T52 0 2 0 0
T53 0 1 0 0
T58 470 0 0 0
T65 522 0 0 0
T66 503 0 0 0
T67 677 0 0 0
T94 427 0 0 0
T95 1341 0 0 0
T131 0 1 0 0
T133 0 1 0 0
T181 0 1 0 0
T191 0 2 0 0
T217 0 1 0 0
T222 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 30 0 0
T10 8125 1 0 0
T11 783 0 0 0
T12 632 1 0 0
T13 10538 0 0 0
T52 0 2 0 0
T53 0 1 0 0
T58 470 0 0 0
T65 522 0 0 0
T66 503 0 0 0
T67 677 0 0 0
T94 427 0 0 0
T95 1341 0 0 0
T131 0 1 0 0
T133 0 1 0 0
T181 0 1 0 0
T191 0 2 0 0
T217 0 1 0 0
T222 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 30 0 0
T10 8125 1 0 0
T11 783 0 0 0
T12 632 1 0 0
T13 10538 0 0 0
T52 0 2 0 0
T53 0 1 0 0
T58 470 0 0 0
T65 522 0 0 0
T66 503 0 0 0
T67 677 0 0 0
T94 427 0 0 0
T95 1341 0 0 0
T131 0 1 0 0
T133 0 1 0 0
T181 0 1 0 0
T191 0 2 0 0
T217 0 1 0 0
T222 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 2029 0 0
T10 8125 3 0 0
T11 783 0 0 0
T12 632 44 0 0
T13 10538 0 0 0
T52 0 36 0 0
T53 0 13 0 0
T58 470 0 0 0
T65 522 0 0 0
T66 503 0 0 0
T67 677 0 0 0
T94 427 0 0 0
T95 1341 0 0 0
T131 0 8 0 0
T133 0 174 0 0
T181 0 74 0 0
T191 0 77 0 0
T217 0 124 0 0
T222 0 9 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 9330998 0 0
T1 1054 654 0 0
T2 644 244 0 0
T4 428 28 0 0
T5 469 69 0 0
T6 427 27 0 0
T14 522 122 0 0
T15 502 102 0 0
T22 444 44 0 0
T23 491 91 0 0
T24 657 257 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 15 0 0
T49 841 0 0 0
T52 2144 1 0 0
T53 0 1 0 0
T62 727 0 0 0
T68 448508 0 0 0
T82 493 0 0 0
T83 496 0 0 0
T106 0 2 0 0
T131 0 1 0 0
T176 4402 0 0 0
T177 411 0 0 0
T178 423 0 0 0
T179 1814 0 0 0
T191 0 1 0 0
T192 0 1 0 0
T193 0 1 0 0
T217 0 1 0 0
T222 0 1 0 0
T223 0 1 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN5811100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00

57 if (EventType inside {LowLevel, EdgeToLow}) begin : gen_trigger_active_low 58 1/1 assign trigger_active = (trigger_i == 1'b0); Tests: T4 T5 T6  59 end else begin : gen_trigger_active_high 60 assign trigger_active = (trigger_i == 1'b1); 61 end 62 63 // In case of edge events, we also need to detect the transition. 64 logic trigger_event; 65 if (EventType inside {EdgeToLow, EdgeToHigh}) begin : gen_trigger_event_edge 66 // This flop is always active, no matter the enable state. 67 logic trigger_active_q; 68 always_ff @(posedge clk_i or negedge rst_ni) begin : p_trigger_reg 69 1/1 if (!rst_ni) begin Tests: T4 T5 T6  70 1/1 trigger_active_q <= 1'b0; Tests: T4 T5 T6  71 end else begin 72 1/1 trigger_active_q <= trigger_active; Tests: T4 T5 T6  73 end 74 end 75 76 1/1 assign trigger_event = trigger_active & ~trigger_active_q; Tests: T4 T5 T6  77 // In case of level events, the event is equal to the level being active. 78 end else begin : gen_trigger_event_level 79 assign trigger_event = trigger_active; 80 end 81 82 ///////////////// 83 // Timer Logic // 84 ///////////////// 85 86 // Take the maximum width of both timer values. 87 localparam int unsigned TimerWidth = 88 (DetectTimerWidth > DebounceTimerWidth) ? DetectTimerWidth : DebounceTimerWidth; 89 90 logic cnt_en, cnt_clr; 91 logic [TimerWidth-1:0] cnt_d, cnt_q; 92 1/1 assign cnt_d = (cnt_clr) ? '0 : Tests: T3 T10 T47  93 (cnt_en) ? cnt_q + 1'b1 : 94 cnt_q; 95 96 97 logic cnt_done, thresh_sel; 98 logic [TimerWidth-1:0] thresh; 99 1/1 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : Tests: T5 T22 T2  100 TimerWidth'(cfg_debounce_timer_i); 101 1/1 assign cnt_done = (cnt_q >= thresh); Tests: T5 T22 T2  102 103 always_ff @(posedge clk_i or negedge rst_ni) begin : p_cnt_reg 104 1/1 if (!rst_ni) begin Tests: T4 T5 T6  105 1/1 cnt_q <= '0; Tests: T4 T5 T6  106 end else begin 107 1/1 cnt_q <= cnt_d; Tests: T4 T5 T6  108 end 109 end 110 111 ///////// 112 // FSM // 113 ///////// 114 115 typedef enum logic [1:0] { 116 IdleSt, 117 DebounceSt, 118 DetectSt, 119 StableSt 120 } state_t; 121 122 state_t state_d, state_q; 123 124 always_comb begin : p_fsm 125 1/1 state_d = state_q; Tests: T4 T5 T6  126 127 // Counter controls (clear has priority). 128 1/1 cnt_clr = 1'b0; Tests: T4 T5 T6  129 1/1 cnt_en = 1'b0; Tests: T4 T5 T6  130 131 // Detected outputs 132 1/1 event_detected_o = 1'b0; Tests: T4 T5 T6  133 1/1 event_detected_pulse_o = 1'b0; Tests: T4 T5 T6  134 135 // Threshold select 136 // 0: debounce 137 // 1: detect 138 1/1 thresh_sel = 1'b0; Tests: T4 T5 T6  139 140 1/1 unique case (state_q) Tests: T4 T5 T6  141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 1/1 if (trigger_event && cfg_enable_i) begin Tests: T4 T5 T6  148 1/1 state_d = DebounceSt; Tests: T3 T10 T47  149 1/1 cnt_en = 1'b1; Tests: T3 T10 T47  150 end MISSING_ELSE 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 1/1 cnt_en = 1'b1; Tests: T3 T10 T47  161 // Unconditionally go back to idle if the detector is disabled. 162 1/1 if (!cfg_enable_i) begin Tests: T3 T10 T47  163 1/1 state_d = IdleSt; Tests: T90  164 1/1 cnt_clr = 1'b1; Tests: T90  165 1/1 end else if (cnt_done) begin Tests: T3 T10 T47  166 1/1 cnt_clr = 1'b1; Tests: T3 T10 T47  167 1/1 if (trigger_active) begin Tests: T3 T10 T47  168 1/1 state_d = DetectSt; Tests: T3 T10 T47  169 end else begin 170 1/1 state_d = IdleSt; Tests: T45 T205  171 end 172 end MISSING_ELSE 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 1/1 thresh_sel = 1'b1; Tests: T3 T10 T47  182 1/1 cnt_en = 1'b1; Tests: T3 T10 T47  183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 1/1 if (!cfg_enable_i || !trigger_active) begin Tests: T3 T10 T47  186 1/1 state_d = IdleSt; Tests: T106  187 1/1 cnt_clr = 1'b1; Tests: T106  188 // If the trigger is active, count up. 189 end else begin 190 1/1 if (cnt_done) begin Tests: T3 T10 T47  191 1/1 state_d = StableSt; Tests: T3 T10 T47  192 1/1 cnt_clr = 1'b1; Tests: T3 T10 T47  193 1/1 event_detected_o = 1'b1; Tests: T3 T10 T47  194 1/1 event_detected_pulse_o = 1'b1; Tests: T3 T10 T47  195 end ==> MISSING_ELSE 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 1/1 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin Tests: T3 T10 T47  206 1/1 state_d = IdleSt; Tests: T3 T10 T47  207 // Otherwise keep the event detected output signal high. 208 end else begin 209 1/1 event_detected_o = 1'b1; Tests: T3 T10 T47  210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; Exclude Annotation: VC_COV_UNR 215 endcase // state_q 216 end 217 218 always_ff @(posedge clk_i or negedge rst_ni) begin : p_fsm_reg 219 1/1 if (!rst_ni) begin Tests: T4 T5 T6  220 1/1 state_q <= IdleSt; Tests: T4 T5 T6  221 end else begin 222 1/1 state_q <= state_d; Tests: T4 T5 T6 

Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
TotalCoveredPercent
Conditions222195.45
Logical222195.45
Non-Logical00
Event00

 LINE       58
 EXPRESSION (trigger_i == 1'b0)
            ---------1---------
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT4,T5,T6

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT4,T5,T6
10CoveredT4,T5,T6
11CoveredT4,T5,T6

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT3,T10,T47

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT3,T10,T47

 LINE       99
 EXPRESSION (thresh_sel ? (16'(cfg_detect_timer_i)) : (16'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT3,T10,T47

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT3,T7,T10
10CoveredT4,T6,T22
11CoveredT3,T10,T47

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT3,T10,T47
01CoveredT106
10Not Covered

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT3,T10,T47
01CoveredT3,T47,T45
10CoveredT10

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT3,T10,T47
1-CoveredT3,T47,T45

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T3,T10,T47
DetectSt 168 Covered T3,T10,T47
IdleSt 163 Covered T4,T5,T6
StableSt 191 Covered T3,T10,T47


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T3,T10,T47
DebounceSt->IdleSt 163 Covered T45,T90,T205
DetectSt->IdleSt 186 Covered T106
DetectSt->StableSt 191 Covered T3,T10,T47
IdleSt->DebounceSt 148 Covered T3,T10,T47
StableSt->IdleSt 206 Covered T3,T10,T47



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
Line No.TotalCoveredPercent
Branches 21 21 100.00
TERNARY 92 3 3 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 10 10 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00


92 assign cnt_d = (cnt_clr) ? '0 : -1- ==> 93 (cnt_en) ? cnt_q + 1'b1 : -2- ==> ==>

Branches:
-1--2-StatusTests
1 - Covered T3,T10,T47
0 1 Covered T3,T10,T47
0 0 Covered T4,T5,T6


99 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T3,T10,T47
0 Covered T4,T5,T6


104 if (!rst_ni) begin -1- 105 cnt_q <= '0; ==> 106 end else begin 107 cnt_q <= cnt_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


140 unique case (state_q) -1- 141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 if (trigger_event && cfg_enable_i) begin -2- 148 state_d = DebounceSt; ==> 149 cnt_en = 1'b1; 150 end MISSING_ELSE ==> 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 cnt_en = 1'b1; 161 // Unconditionally go back to idle if the detector is disabled. 162 if (!cfg_enable_i) begin -3- 163 state_d = IdleSt; ==> 164 cnt_clr = 1'b1; 165 end else if (cnt_done) begin -4- 166 cnt_clr = 1'b1; 167 if (trigger_active) begin -5- 168 state_d = DetectSt; ==> 169 end else begin 170 state_d = IdleSt; ==> 171 end 172 end MISSING_ELSE ==> 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 thresh_sel = 1'b1; 182 cnt_en = 1'b1; 183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 if (!cfg_enable_i || !trigger_active) begin -6- 186 state_d = IdleSt; ==> 187 cnt_clr = 1'b1; 188 // If the trigger is active, count up. 189 end else begin 190 if (cnt_done) begin -7- 191 state_d = StableSt; ==> 192 cnt_clr = 1'b1; 193 event_detected_o = 1'b1; 194 event_detected_pulse_o = 1'b1; 195 end MISSING_ELSE ==> (Excluded) Exclude Annotation: VC_COV_UNR 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin -8- 206 state_d = IdleSt; ==> 207 // Otherwise keep the event detected output signal high. 208 end else begin 209 event_detected_o = 1'b1; ==> 210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; ==> (Excluded) Exclude Annotation: VC_COV_UNR

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T3,T10,T47
IdleSt 0 - - - - - - Covered T4,T5,T6
DebounceSt - 1 - - - - - Covered T90
DebounceSt - 0 1 1 - - - Covered T3,T10,T47
DebounceSt - 0 1 0 - - - Covered T45,T205
DebounceSt - 0 0 - - - - Covered T3,T10,T47
DetectSt - - - - 1 - - Covered T106
DetectSt - - - - 0 1 - Covered T3,T10,T47
DetectSt - - - - 0 0 - Excluded VC_COV_UNR
StableSt - - - - - - 1 Covered T3,T10,T47
StableSt - - - - - - 0 Covered T3,T10,T47
default - - - - - - - Excluded VC_COV_UNR


219 if (!rst_ni) begin -1- 220 state_q <= IdleSt; ==> 221 end else begin 222 state_q <= state_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


69 if (!rst_ni) begin -1- 70 trigger_active_q <= 1'b0; ==> 71 end else begin 72 trigger_active_q <= trigger_active; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_keyintr.gen_keyfsm[3].u_sysrst_ctrl_detect_h2l
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 16 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 16 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 9770838 37 0 0
CntIncr_A 9770838 1033 0 0
CntNoWrap_A 9770838 9329108 0 0
DetectStDropOut_A 9770838 1 0 0
DetectedOut_A 9770838 1219 0 0
DetectedPulseOut_A 9770838 16 0 0
DisabledIdleSt_A 9770838 9320834 0 0
DisabledNoDetection_A 9770838 9322658 0 0
EnterDebounceSt_A 9770838 20 0 0
EnterDetectSt_A 9770838 17 0 0
EnterStableSt_A 9770838 16 0 0
PulseIsPulse_A 9770838 16 0 0
StayInStableSt 9770838 1193 0 0
gen_edge_to_low_event_sva.EdgeToLowEvent_A 9770838 4828 0 0
gen_low_level_sva.LowLevelEvent_A 9770838 9330998 0 0
gen_not_sticky_sva.StableStDropOut_A 9770838 5 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 37 0 0
T3 847 2 0 0
T10 0 2 0 0
T29 492 0 0 0
T30 497 0 0 0
T31 689 0 0 0
T45 0 3 0 0
T47 0 4 0 0
T56 451 0 0 0
T69 556 0 0 0
T84 502 0 0 0
T90 0 1 0 0
T104 1093 0 0 0
T138 0 2 0 0
T182 428 0 0 0
T183 441 0 0 0
T185 0 4 0 0
T191 0 2 0 0
T223 0 2 0 0
T224 0 2 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 1033 0 0
T3 847 44 0 0
T10 0 37 0 0
T29 492 0 0 0
T30 497 0 0 0
T31 689 0 0 0
T45 0 148 0 0
T47 0 34 0 0
T56 451 0 0 0
T69 556 0 0 0
T84 502 0 0 0
T90 0 27 0 0
T104 1093 0 0 0
T138 0 35 0 0
T182 428 0 0 0
T183 441 0 0 0
T185 0 110 0 0
T191 0 82 0 0
T223 0 42 0 0
T224 0 27 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 9329108 0 0
T1 1054 653 0 0
T2 644 243 0 0
T4 428 27 0 0
T5 469 68 0 0
T6 427 26 0 0
T14 522 121 0 0
T15 502 101 0 0
T22 444 43 0 0
T23 491 90 0 0
T24 657 256 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 1 0 0
T106 964 1 0 0
T225 989 0 0 0
T226 31153 0 0 0
T227 494 0 0 0
T228 44997 0 0 0
T229 544 0 0 0
T230 507 0 0 0
T231 525 0 0 0
T232 779 0 0 0
T233 620 0 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 1219 0 0
T3 847 86 0 0
T10 0 6 0 0
T29 492 0 0 0
T30 497 0 0 0
T31 689 0 0 0
T45 0 33 0 0
T47 0 77 0 0
T56 451 0 0 0
T69 556 0 0 0
T84 502 0 0 0
T104 1093 0 0 0
T106 0 147 0 0
T138 0 41 0 0
T182 428 0 0 0
T183 441 0 0 0
T185 0 107 0 0
T191 0 124 0 0
T223 0 42 0 0
T224 0 69 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 16 0 0
T3 847 1 0 0
T10 0 1 0 0
T29 492 0 0 0
T30 497 0 0 0
T31 689 0 0 0
T45 0 1 0 0
T47 0 2 0 0
T56 451 0 0 0
T69 556 0 0 0
T84 502 0 0 0
T104 1093 0 0 0
T106 0 1 0 0
T138 0 1 0 0
T182 428 0 0 0
T183 441 0 0 0
T185 0 2 0 0
T191 0 1 0 0
T223 0 1 0 0
T224 0 1 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 9320834 0 0
T1 1054 653 0 0
T2 644 243 0 0
T4 428 27 0 0
T5 469 68 0 0
T6 427 26 0 0
T14 522 121 0 0
T15 502 101 0 0
T22 444 43 0 0
T23 491 90 0 0
T24 657 256 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 9322658 0 0
T1 1054 654 0 0
T2 644 244 0 0
T4 428 28 0 0
T5 469 69 0 0
T6 427 27 0 0
T14 522 122 0 0
T15 502 102 0 0
T22 444 44 0 0
T23 491 91 0 0
T24 657 257 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 20 0 0
T3 847 1 0 0
T10 0 1 0 0
T29 492 0 0 0
T30 497 0 0 0
T31 689 0 0 0
T45 0 2 0 0
T47 0 2 0 0
T56 451 0 0 0
T69 556 0 0 0
T84 502 0 0 0
T90 0 1 0 0
T104 1093 0 0 0
T138 0 1 0 0
T182 428 0 0 0
T183 441 0 0 0
T185 0 2 0 0
T191 0 1 0 0
T223 0 1 0 0
T224 0 1 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 17 0 0
T3 847 1 0 0
T10 0 1 0 0
T29 492 0 0 0
T30 497 0 0 0
T31 689 0 0 0
T45 0 1 0 0
T47 0 2 0 0
T56 451 0 0 0
T69 556 0 0 0
T84 502 0 0 0
T104 1093 0 0 0
T106 0 2 0 0
T138 0 1 0 0
T182 428 0 0 0
T183 441 0 0 0
T185 0 2 0 0
T191 0 1 0 0
T223 0 1 0 0
T224 0 1 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 16 0 0
T3 847 1 0 0
T10 0 1 0 0
T29 492 0 0 0
T30 497 0 0 0
T31 689 0 0 0
T45 0 1 0 0
T47 0 2 0 0
T56 451 0 0 0
T69 556 0 0 0
T84 502 0 0 0
T104 1093 0 0 0
T106 0 1 0 0
T138 0 1 0 0
T182 428 0 0 0
T183 441 0 0 0
T185 0 2 0 0
T191 0 1 0 0
T223 0 1 0 0
T224 0 1 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 16 0 0
T3 847 1 0 0
T10 0 1 0 0
T29 492 0 0 0
T30 497 0 0 0
T31 689 0 0 0
T45 0 1 0 0
T47 0 2 0 0
T56 451 0 0 0
T69 556 0 0 0
T84 502 0 0 0
T104 1093 0 0 0
T106 0 1 0 0
T138 0 1 0 0
T182 428 0 0 0
T183 441 0 0 0
T185 0 2 0 0
T191 0 1 0 0
T223 0 1 0 0
T224 0 1 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 1193 0 0
T3 847 85 0 0
T10 0 5 0 0
T29 492 0 0 0
T30 497 0 0 0
T31 689 0 0 0
T45 0 32 0 0
T47 0 74 0 0
T56 451 0 0 0
T69 556 0 0 0
T84 502 0 0 0
T104 1093 0 0 0
T106 0 145 0 0
T138 0 39 0 0
T182 428 0 0 0
T183 441 0 0 0
T185 0 104 0 0
T191 0 123 0 0
T223 0 40 0 0
T224 0 67 0 0

gen_edge_to_low_event_sva.EdgeToLowEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 4828 0 0
T1 1054 0 0 0
T2 644 2 0 0
T4 428 4 0 0
T5 469 0 0 0
T6 427 2 0 0
T14 522 3 0 0
T15 502 3 0 0
T16 0 3 0 0
T17 0 1 0 0
T18 0 4 0 0
T22 444 1 0 0
T23 491 7 0 0
T24 657 0 0 0

gen_low_level_sva.LowLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 9330998 0 0
T1 1054 654 0 0
T2 644 244 0 0
T4 428 28 0 0
T5 469 69 0 0
T6 427 27 0 0
T14 522 122 0 0
T15 502 102 0 0
T22 444 44 0 0
T23 491 91 0 0
T24 657 257 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 5 0 0
T3 847 1 0 0
T29 492 0 0 0
T30 497 0 0 0
T31 689 0 0 0
T45 0 1 0 0
T47 0 1 0 0
T56 451 0 0 0
T69 556 0 0 0
T84 502 0 0 0
T104 1093 0 0 0
T182 428 0 0 0
T183 441 0 0 0
T185 0 1 0 0
T191 0 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%