dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect_pre

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.95 100.00 94.74 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
98.95 100.00 94.74 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_sysrst_ctrl_combo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.09 100.00 95.45 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.09 100.00 95.45 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_sysrst_ctrl_combo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect_pre
tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect_pre
Line No.TotalCoveredPercent
TOTAL4343100.00
CONT_ASSIGN6011100.00
CONT_ASSIGN7911100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00

59 end else begin : gen_trigger_active_high 60 1/1 assign trigger_active = (trigger_i == 1'b1); Tests: T10 T13 T33  61 end 62 63 // In case of edge events, we also need to detect the transition. 64 logic trigger_event; 65 if (EventType inside {EdgeToLow, EdgeToHigh}) begin : gen_trigger_event_edge 66 // This flop is always active, no matter the enable state. 67 logic trigger_active_q; 68 always_ff @(posedge clk_i or negedge rst_ni) begin : p_trigger_reg 69 if (!rst_ni) begin 70 trigger_active_q <= 1'b0; 71 end else begin 72 trigger_active_q <= trigger_active; 73 end 74 end 75 76 assign trigger_event = trigger_active & ~trigger_active_q; 77 // In case of level events, the event is equal to the level being active. 78 end else begin : gen_trigger_event_level 79 1/1 assign trigger_event = trigger_active; Tests: T10 T13 T33  80 end 81 82 ///////////////// 83 // Timer Logic // 84 ///////////////// 85 86 // Take the maximum width of both timer values. 87 localparam int unsigned TimerWidth = 88 (DetectTimerWidth > DebounceTimerWidth) ? DetectTimerWidth : DebounceTimerWidth; 89 90 logic cnt_en, cnt_clr; 91 logic [TimerWidth-1:0] cnt_d, cnt_q; 92 1/1 assign cnt_d = (cnt_clr) ? '0 : Tests: T10 T13 T33  93 (cnt_en) ? cnt_q + 1'b1 : 94 cnt_q; 95 96 97 logic cnt_done, thresh_sel; 98 logic [TimerWidth-1:0] thresh; 99 1/1 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : Tests: T5 T22 T2  100 TimerWidth'(cfg_debounce_timer_i); 101 1/1 assign cnt_done = (cnt_q >= thresh); Tests: T5 T22 T2  102 103 always_ff @(posedge clk_i or negedge rst_ni) begin : p_cnt_reg 104 1/1 if (!rst_ni) begin Tests: T4 T5 T6  105 1/1 cnt_q <= '0; Tests: T4 T5 T6  106 end else begin 107 1/1 cnt_q <= cnt_d; Tests: T4 T5 T6  108 end 109 end 110 111 ///////// 112 // FSM // 113 ///////// 114 115 typedef enum logic [1:0] { 116 IdleSt, 117 DebounceSt, 118 DetectSt, 119 StableSt 120 } state_t; 121 122 state_t state_d, state_q; 123 124 always_comb begin : p_fsm 125 1/1 state_d = state_q; Tests: T10 T13 T33  126 127 // Counter controls (clear has priority). 128 1/1 cnt_clr = 1'b0; Tests: T10 T13 T33  129 1/1 cnt_en = 1'b0; Tests: T10 T13 T33  130 131 // Detected outputs 132 1/1 event_detected_o = 1'b0; Tests: T10 T13 T33  133 1/1 event_detected_pulse_o = 1'b0; Tests: T10 T13 T33  134 135 // Threshold select 136 // 0: debounce 137 // 1: detect 138 1/1 thresh_sel = 1'b0; Tests: T10 T13 T33  139 140 1/1 unique case (state_q) Tests: T10 T13 T33  141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 1/1 if (trigger_event && cfg_enable_i) begin Tests: T10 T13 T33  148 1/1 state_d = DebounceSt; Tests: T10 T13 T33  149 1/1 cnt_en = 1'b1; Tests: T10 T13 T33  150 end MISSING_ELSE 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 1/1 cnt_en = 1'b1; Tests: T10 T13 T33  161 // Unconditionally go back to idle if the detector is disabled. 162 1/1 if (!cfg_enable_i) begin Tests: T10 T13 T33  163 1/1 state_d = IdleSt; Tests: T10 T90  164 1/1 cnt_clr = 1'b1; Tests: T10 T90  165 1/1 end else if (cnt_done) begin Tests: T10 T13 T33  166 1/1 cnt_clr = 1'b1; Tests: T10 T13 T33  167 1/1 if (trigger_active) begin Tests: T10 T13 T33  168 1/1 state_d = DetectSt; Tests: T10 T13 T33  169 end else begin 170 1/1 state_d = IdleSt; Tests: T10 T90  171 end 172 end MISSING_ELSE 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 1/1 thresh_sel = 1'b1; Tests: T10 T13 T33  182 1/1 cnt_en = 1'b1; Tests: T10 T13 T33  183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 1/1 if (!cfg_enable_i || !trigger_active) begin Tests: T10 T13 T33  186 1/1 state_d = IdleSt; Tests: T10 T33 T89  187 1/1 cnt_clr = 1'b1; Tests: T10 T33 T89  188 // If the trigger is active, count up. 189 end else begin 190 1/1 if (cnt_done) begin Tests: T10 T13 T33  191 1/1 state_d = StableSt; Tests: T10 T13 T42  192 1/1 cnt_clr = 1'b1; Tests: T10 T13 T42  193 1/1 event_detected_o = 1'b1; Tests: T10 T13 T42  194 1/1 event_detected_pulse_o = 1'b1; Tests: T10 T13 T42  195 end MISSING_ELSE 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 1/1 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin Tests: T10 T13 T42  206 1/1 state_d = IdleSt; Tests: T10 T13 T42  207 // Otherwise keep the event detected output signal high. 208 end else begin 209 1/1 event_detected_o = 1'b1; Tests: T10 T13 T42  210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; Exclude Annotation: VC_COV_UNR 215 endcase // state_q 216 end 217 218 always_ff @(posedge clk_i or negedge rst_ni) begin : p_fsm_reg 219 1/1 if (!rst_ni) begin Tests: T4 T5 T6  220 1/1 state_q <= IdleSt; Tests: T4 T5 T6  221 end else begin 222 1/1 state_q <= state_d; Tests: T4 T5 T6 

Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect_pre
TotalCoveredPercent
Conditions191894.74
Logical191894.74
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT10,T13,T33
1CoveredT4,T5,T6

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT10,T13,T33

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT10,T13,T33

 LINE       99
 EXPRESSION (thresh_sel ? (32'(cfg_detect_timer_i)) : (32'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT10,T13,T33

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT10,T13,T33
10CoveredT10,T13,T42
11CoveredT10,T13,T33

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT10,T13,T33
01CoveredT10,T33,T89
10CoveredT10,T90,T40

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT10,T13,T42
01CoveredT10,T13,T42
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT10,T13,T42
1-CoveredT10,T13,T42

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect_pre
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T10,T13,T33
DetectSt 168 Covered T10,T13,T33
IdleSt 163 Covered T4,T5,T6
StableSt 191 Covered T10,T13,T42


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T10,T13,T33
DebounceSt->IdleSt 163 Covered T10,T90
DetectSt->IdleSt 186 Covered T10,T33,T89
DetectSt->StableSt 191 Covered T10,T13,T42
IdleSt->DebounceSt 148 Covered T10,T13,T33
StableSt->IdleSt 206 Covered T10,T13,T42



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect_pre
Line No.TotalCoveredPercent
Branches 20 20 100.00
TERNARY 92 3 3 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 11 11 100.00
IF 219 2 2 100.00


92 assign cnt_d = (cnt_clr) ? '0 : -1- ==> 93 (cnt_en) ? cnt_q + 1'b1 : -2- ==> ==>

Branches:
-1--2-StatusTests
1 - Covered T10,T13,T33
0 1 Covered T10,T13,T33
0 0 Covered T4,T5,T6


99 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T10,T13,T33
0 Covered T4,T5,T6


104 if (!rst_ni) begin -1- 105 cnt_q <= '0; ==> 106 end else begin 107 cnt_q <= cnt_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


140 unique case (state_q) -1- 141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 if (trigger_event && cfg_enable_i) begin -2- 148 state_d = DebounceSt; ==> 149 cnt_en = 1'b1; 150 end MISSING_ELSE ==> 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 cnt_en = 1'b1; 161 // Unconditionally go back to idle if the detector is disabled. 162 if (!cfg_enable_i) begin -3- 163 state_d = IdleSt; ==> 164 cnt_clr = 1'b1; 165 end else if (cnt_done) begin -4- 166 cnt_clr = 1'b1; 167 if (trigger_active) begin -5- 168 state_d = DetectSt; ==> 169 end else begin 170 state_d = IdleSt; ==> 171 end 172 end MISSING_ELSE ==> 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 thresh_sel = 1'b1; 182 cnt_en = 1'b1; 183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 if (!cfg_enable_i || !trigger_active) begin -6- 186 state_d = IdleSt; ==> 187 cnt_clr = 1'b1; 188 // If the trigger is active, count up. 189 end else begin 190 if (cnt_done) begin -7- 191 state_d = StableSt; ==> 192 cnt_clr = 1'b1; 193 event_detected_o = 1'b1; 194 event_detected_pulse_o = 1'b1; 195 end MISSING_ELSE ==> 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin -8- 206 state_d = IdleSt; ==> 207 // Otherwise keep the event detected output signal high. 208 end else begin 209 event_detected_o = 1'b1; ==> 210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; ==> (Excluded) Exclude Annotation: VC_COV_UNR

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T10,T13,T33
IdleSt 0 - - - - - - Covered T10,T13,T33
DebounceSt - 1 - - - - - Covered T10,T90
DebounceSt - 0 1 1 - - - Covered T10,T13,T33
DebounceSt - 0 1 0 - - - Covered T10,T90
DebounceSt - 0 0 - - - - Covered T10,T13,T33
DetectSt - - - - 1 - - Covered T10,T33,T89
DetectSt - - - - 0 1 - Covered T10,T13,T42
DetectSt - - - - 0 0 - Covered T10,T13,T33
StableSt - - - - - - 1 Covered T10,T13,T42
StableSt - - - - - - 0 Covered T10,T13,T42
default - - - - - - - Excluded VC_COV_UNR


219 if (!rst_ni) begin -1- 220 state_q <= IdleSt; ==> 221 end else begin 222 state_q <= state_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect_pre
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 16 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 16 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 9770838 3030 0 0
CntIncr_A 9770838 103483 0 0
CntNoWrap_A 9770838 9326115 0 0
DetectStDropOut_A 9770838 400 0 0
DetectedOut_A 9770838 70855 0 0
DetectedPulseOut_A 9770838 913 0 0
DisabledIdleSt_A 9770838 8884779 0 0
DisabledNoDetection_A 9770838 8886451 0 0
EnterDebounceSt_A 9770838 1517 0 0
EnterDetectSt_A 9770838 1513 0 0
EnterStableSt_A 9770838 913 0 0
PulseIsPulse_A 9770838 913 0 0
StayInStableSt 9770838 69851 0 0
gen_high_event_sva.HighLevelEvent_A 9770838 9330998 0 0
gen_high_level_sva.HighLevelEvent_A 9770838 9330998 0 0
gen_not_sticky_sva.StableStDropOut_A 9770838 822 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 3030 0 0
T10 8125 16 0 0
T11 783 0 0 0
T12 632 0 0 0
T13 10538 48 0 0
T33 0 24 0 0
T40 0 44 0 0
T42 0 12 0 0
T58 470 0 0 0
T65 522 0 0 0
T66 503 0 0 0
T67 677 0 0 0
T89 0 48 0 0
T90 0 16 0 0
T91 0 38 0 0
T92 0 54 0 0
T93 0 26 0 0
T94 427 0 0 0
T95 1341 0 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 103483 0 0
T10 8125 568 0 0
T11 783 0 0 0
T12 632 0 0 0
T13 10538 888 0 0
T33 0 691 0 0
T40 0 1451 0 0
T42 0 444 0 0
T58 470 0 0 0
T65 522 0 0 0
T66 503 0 0 0
T67 677 0 0 0
T89 0 1199 0 0
T90 0 406 0 0
T91 0 1140 0 0
T92 0 756 0 0
T93 0 640 0 0
T94 427 0 0 0
T95 1341 0 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 9326115 0 0
T1 1054 653 0 0
T2 644 243 0 0
T4 428 27 0 0
T5 469 68 0 0
T6 427 26 0 0
T14 522 121 0 0
T15 502 101 0 0
T22 444 43 0 0
T23 491 90 0 0
T24 657 256 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 400 0 0
T10 8125 1 0 0
T11 783 0 0 0
T12 632 0 0 0
T13 10538 0 0 0
T33 0 12 0 0
T40 0 18 0 0
T58 470 0 0 0
T65 522 0 0 0
T66 503 0 0 0
T67 677 0 0 0
T89 0 24 0 0
T90 0 1 0 0
T91 0 19 0 0
T93 0 4 0 0
T94 427 0 0 0
T95 1341 0 0 0
T251 0 26 0 0
T254 0 10 0 0
T291 0 12 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 70855 0 0
T10 8125 413 0 0
T11 783 0 0 0
T12 632 0 0 0
T13 10538 353 0 0
T41 0 2934 0 0
T42 0 207 0 0
T44 0 603 0 0
T58 470 0 0 0
T65 522 0 0 0
T66 503 0 0 0
T67 677 0 0 0
T90 0 319 0 0
T92 0 1519 0 0
T94 427 0 0 0
T95 1341 0 0 0
T107 0 202 0 0
T255 0 488 0 0
T266 0 530 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 913 0 0
T10 8125 5 0 0
T11 783 0 0 0
T12 632 0 0 0
T13 10538 24 0 0
T41 0 31 0 0
T42 0 6 0 0
T44 0 13 0 0
T58 470 0 0 0
T65 522 0 0 0
T66 503 0 0 0
T67 677 0 0 0
T90 0 5 0 0
T92 0 27 0 0
T94 427 0 0 0
T95 1341 0 0 0
T107 0 4 0 0
T255 0 9 0 0
T266 0 11 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 8884779 0 0
T1 1054 653 0 0
T2 644 243 0 0
T4 428 27 0 0
T5 469 68 0 0
T6 427 26 0 0
T14 522 121 0 0
T15 502 101 0 0
T22 444 43 0 0
T23 491 90 0 0
T24 657 256 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 8886451 0 0
T1 1054 654 0 0
T2 644 244 0 0
T4 428 28 0 0
T5 469 69 0 0
T6 427 27 0 0
T14 522 122 0 0
T15 502 102 0 0
T22 444 44 0 0
T23 491 91 0 0
T24 657 257 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 1517 0 0
T10 8125 9 0 0
T11 783 0 0 0
T12 632 0 0 0
T13 10538 24 0 0
T33 0 12 0 0
T40 0 22 0 0
T42 0 6 0 0
T58 470 0 0 0
T65 522 0 0 0
T66 503 0 0 0
T67 677 0 0 0
T89 0 24 0 0
T90 0 9 0 0
T91 0 19 0 0
T92 0 27 0 0
T93 0 13 0 0
T94 427 0 0 0
T95 1341 0 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 1513 0 0
T10 8125 7 0 0
T11 783 0 0 0
T12 632 0 0 0
T13 10538 24 0 0
T33 0 12 0 0
T40 0 22 0 0
T42 0 6 0 0
T58 470 0 0 0
T65 522 0 0 0
T66 503 0 0 0
T67 677 0 0 0
T89 0 24 0 0
T90 0 7 0 0
T91 0 19 0 0
T92 0 27 0 0
T93 0 13 0 0
T94 427 0 0 0
T95 1341 0 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 913 0 0
T10 8125 5 0 0
T11 783 0 0 0
T12 632 0 0 0
T13 10538 24 0 0
T41 0 31 0 0
T42 0 6 0 0
T44 0 13 0 0
T58 470 0 0 0
T65 522 0 0 0
T66 503 0 0 0
T67 677 0 0 0
T90 0 5 0 0
T92 0 27 0 0
T94 427 0 0 0
T95 1341 0 0 0
T107 0 4 0 0
T255 0 9 0 0
T266 0 11 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 913 0 0
T10 8125 5 0 0
T11 783 0 0 0
T12 632 0 0 0
T13 10538 24 0 0
T41 0 31 0 0
T42 0 6 0 0
T44 0 13 0 0
T58 470 0 0 0
T65 522 0 0 0
T66 503 0 0 0
T67 677 0 0 0
T90 0 5 0 0
T92 0 27 0 0
T94 427 0 0 0
T95 1341 0 0 0
T107 0 4 0 0
T255 0 9 0 0
T266 0 11 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 69851 0 0
T10 8125 408 0 0
T11 783 0 0 0
T12 632 0 0 0
T13 10538 329 0 0
T41 0 2900 0 0
T42 0 201 0 0
T44 0 590 0 0
T58 470 0 0 0
T65 522 0 0 0
T66 503 0 0 0
T67 677 0 0 0
T90 0 314 0 0
T92 0 1492 0 0
T94 427 0 0 0
T95 1341 0 0 0
T107 0 198 0 0
T255 0 479 0 0
T266 0 519 0 0

gen_high_event_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 9330998 0 0
T1 1054 654 0 0
T2 644 244 0 0
T4 428 28 0 0
T5 469 69 0 0
T6 427 27 0 0
T14 522 122 0 0
T15 502 102 0 0
T22 444 44 0 0
T23 491 91 0 0
T24 657 257 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 9330998 0 0
T1 1054 654 0 0
T2 644 244 0 0
T4 428 28 0 0
T5 469 69 0 0
T6 427 27 0 0
T14 522 122 0 0
T15 502 102 0 0
T22 444 44 0 0
T23 491 91 0 0
T24 657 257 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 822 0 0
T10 8125 5 0 0
T11 783 0 0 0
T12 632 0 0 0
T13 10538 24 0 0
T41 0 28 0 0
T42 0 6 0 0
T44 0 13 0 0
T58 470 0 0 0
T65 522 0 0 0
T66 503 0 0 0
T67 677 0 0 0
T90 0 5 0 0
T92 0 27 0 0
T94 427 0 0 0
T95 1341 0 0 0
T107 0 4 0 0
T255 0 9 0 0
T266 0 11 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00

59 end else begin : gen_trigger_active_high 60 1/1 assign trigger_active = (trigger_i == 1'b1); Tests: T10 T13 T21  61 end 62 63 // In case of edge events, we also need to detect the transition. 64 logic trigger_event; 65 if (EventType inside {EdgeToLow, EdgeToHigh}) begin : gen_trigger_event_edge 66 // This flop is always active, no matter the enable state. 67 logic trigger_active_q; 68 always_ff @(posedge clk_i or negedge rst_ni) begin : p_trigger_reg 69 1/1 if (!rst_ni) begin Tests: T4 T5 T6  70 1/1 trigger_active_q <= 1'b0; Tests: T4 T5 T6  71 end else begin 72 1/1 trigger_active_q <= trigger_active; Tests: T4 T5 T6  73 end 74 end 75 76 1/1 assign trigger_event = trigger_active & ~trigger_active_q; Tests: T4 T5 T6  77 // In case of level events, the event is equal to the level being active. 78 end else begin : gen_trigger_event_level 79 assign trigger_event = trigger_active; 80 end 81 82 ///////////////// 83 // Timer Logic // 84 ///////////////// 85 86 // Take the maximum width of both timer values. 87 localparam int unsigned TimerWidth = 88 (DetectTimerWidth > DebounceTimerWidth) ? DetectTimerWidth : DebounceTimerWidth; 89 90 logic cnt_en, cnt_clr; 91 logic [TimerWidth-1:0] cnt_d, cnt_q; 92 1/1 assign cnt_d = (cnt_clr) ? '0 : Tests: T10 T21 T34  93 (cnt_en) ? cnt_q + 1'b1 : 94 cnt_q; 95 96 97 logic cnt_done, thresh_sel; 98 logic [TimerWidth-1:0] thresh; 99 1/1 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : Tests: T5 T22 T2  100 TimerWidth'(cfg_debounce_timer_i); 101 1/1 assign cnt_done = (cnt_q >= thresh); Tests: T5 T22 T2  102 103 always_ff @(posedge clk_i or negedge rst_ni) begin : p_cnt_reg 104 1/1 if (!rst_ni) begin Tests: T4 T5 T6  105 1/1 cnt_q <= '0; Tests: T4 T5 T6  106 end else begin 107 1/1 cnt_q <= cnt_d; Tests: T4 T5 T6  108 end 109 end 110 111 ///////// 112 // FSM // 113 ///////// 114 115 typedef enum logic [1:0] { 116 IdleSt, 117 DebounceSt, 118 DetectSt, 119 StableSt 120 } state_t; 121 122 state_t state_d, state_q; 123 124 always_comb begin : p_fsm 125 1/1 state_d = state_q; Tests: T4 T5 T6  126 127 // Counter controls (clear has priority). 128 1/1 cnt_clr = 1'b0; Tests: T4 T5 T6  129 1/1 cnt_en = 1'b0; Tests: T4 T5 T6  130 131 // Detected outputs 132 1/1 event_detected_o = 1'b0; Tests: T4 T5 T6  133 1/1 event_detected_pulse_o = 1'b0; Tests: T4 T5 T6  134 135 // Threshold select 136 // 0: debounce 137 // 1: detect 138 1/1 thresh_sel = 1'b0; Tests: T4 T5 T6  139 140 1/1 unique case (state_q) Tests: T4 T5 T6  141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 1/1 if (trigger_event && cfg_enable_i) begin Tests: T4 T5 T6  148 1/1 state_d = DebounceSt; Tests: T10 T21 T34  149 1/1 cnt_en = 1'b1; Tests: T10 T21 T34  150 end MISSING_ELSE 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 1/1 cnt_en = 1'b1; Tests: T10 T21 T34  161 // Unconditionally go back to idle if the detector is disabled. 162 1/1 if (!cfg_enable_i) begin Tests: T10 T21 T34  163 1/1 state_d = IdleSt; Tests: T10 T90  164 1/1 cnt_clr = 1'b1; Tests: T10 T90  165 1/1 end else if (cnt_done) begin Tests: T10 T21 T34  166 1/1 cnt_clr = 1'b1; Tests: T10 T21 T34  167 1/1 if (trigger_active) begin Tests: T10 T21 T34  168 1/1 state_d = DetectSt; Tests: T10 T21 T34  169 end else begin 170 1/1 state_d = IdleSt; Tests: T96 T97 T258  171 end 172 end MISSING_ELSE 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 1/1 thresh_sel = 1'b1; Tests: T10 T21 T34  182 1/1 cnt_en = 1'b1; Tests: T10 T21 T34  183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 1/1 if (!cfg_enable_i || !trigger_active) begin Tests: T10 T21 T34  186 1/1 state_d = IdleSt; Tests: T10 T21 T90  187 1/1 cnt_clr = 1'b1; Tests: T10 T21 T90  188 // If the trigger is active, count up. 189 end else begin 190 1/1 if (cnt_done) begin Tests: T10 T21 T34  191 1/1 state_d = StableSt; Tests: T10 T34 T96  192 1/1 cnt_clr = 1'b1; Tests: T10 T34 T96  193 1/1 event_detected_o = 1'b1; Tests: T10 T34 T96  194 1/1 event_detected_pulse_o = 1'b1; Tests: T10 T34 T96  195 end MISSING_ELSE 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 1/1 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin Tests: T10 T34 T96  206 1/1 state_d = IdleSt; Tests: T10 T34 T96  207 // Otherwise keep the event detected output signal high. 208 end else begin 209 1/1 event_detected_o = 1'b1; Tests: T10 T34 T96  210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; Exclude Annotation: VC_COV_UNR 215 endcase // state_q 216 end 217 218 always_ff @(posedge clk_i or negedge rst_ni) begin : p_fsm_reg 219 1/1 if (!rst_ni) begin Tests: T4 T5 T6  220 1/1 state_q <= IdleSt; Tests: T4 T5 T6  221 end else begin 222 1/1 state_q <= state_d; Tests: T4 T5 T6 

Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect
TotalCoveredPercent
Conditions222195.45
Logical222195.45
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT10,T13,T21
1CoveredT4,T5,T6

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT10,T13,T21
10CoveredT4,T5,T6
11CoveredT4,T5,T6

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT10,T21,T34

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT10,T21,T34

 LINE       99
 EXPRESSION (thresh_sel ? (32'(cfg_detect_timer_i)) : (32'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT4,T5,T6
1CoveredT10,T21,T34

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT10,T13,T21
10CoveredT20,T104,T71
11CoveredT10,T21,T34

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT10,T21,T34
01CoveredT10,T21,T43
10CoveredT10,T90

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT10,T34,T96
01CoveredT34,T96,T97
10Not Covered

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT10,T34,T96
1-CoveredT10,T34,T96

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T10,T21,T34
DetectSt 168 Covered T10,T21,T34
IdleSt 163 Covered T4,T5,T6
StableSt 191 Covered T10,T34,T96


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T10,T21,T34
DebounceSt->IdleSt 163 Covered T10,T96,T90
DetectSt->IdleSt 186 Covered T10,T21,T90
DetectSt->StableSt 191 Covered T10,T34,T96
IdleSt->DebounceSt 148 Covered T10,T21,T34
StableSt->IdleSt 206 Covered T10,T34,T96



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect
Line No.TotalCoveredPercent
Branches 22 22 100.00
TERNARY 92 3 3 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 11 11 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00


92 assign cnt_d = (cnt_clr) ? '0 : -1- ==> 93 (cnt_en) ? cnt_q + 1'b1 : -2- ==> ==>

Branches:
-1--2-StatusTests
1 - Covered T10,T21,T34
0 1 Covered T10,T21,T34
0 0 Covered T4,T5,T6


99 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T10,T21,T34
0 Covered T4,T5,T6


104 if (!rst_ni) begin -1- 105 cnt_q <= '0; ==> 106 end else begin 107 cnt_q <= cnt_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


140 unique case (state_q) -1- 141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 if (trigger_event && cfg_enable_i) begin -2- 148 state_d = DebounceSt; ==> 149 cnt_en = 1'b1; 150 end MISSING_ELSE ==> 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 cnt_en = 1'b1; 161 // Unconditionally go back to idle if the detector is disabled. 162 if (!cfg_enable_i) begin -3- 163 state_d = IdleSt; ==> 164 cnt_clr = 1'b1; 165 end else if (cnt_done) begin -4- 166 cnt_clr = 1'b1; 167 if (trigger_active) begin -5- 168 state_d = DetectSt; ==> 169 end else begin 170 state_d = IdleSt; ==> 171 end 172 end MISSING_ELSE ==> 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 thresh_sel = 1'b1; 182 cnt_en = 1'b1; 183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 if (!cfg_enable_i || !trigger_active) begin -6- 186 state_d = IdleSt; ==> 187 cnt_clr = 1'b1; 188 // If the trigger is active, count up. 189 end else begin 190 if (cnt_done) begin -7- 191 state_d = StableSt; ==> 192 cnt_clr = 1'b1; 193 event_detected_o = 1'b1; 194 event_detected_pulse_o = 1'b1; 195 end MISSING_ELSE ==> 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin -8- 206 state_d = IdleSt; ==> 207 // Otherwise keep the event detected output signal high. 208 end else begin 209 event_detected_o = 1'b1; ==> 210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; ==> (Excluded) Exclude Annotation: VC_COV_UNR

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T10,T21,T34
IdleSt 0 - - - - - - Covered T4,T5,T6
DebounceSt - 1 - - - - - Covered T10,T90
DebounceSt - 0 1 1 - - - Covered T10,T21,T34
DebounceSt - 0 1 0 - - - Covered T96,T97,T258
DebounceSt - 0 0 - - - - Covered T10,T21,T34
DetectSt - - - - 1 - - Covered T10,T21,T90
DetectSt - - - - 0 1 - Covered T10,T34,T96
DetectSt - - - - 0 0 - Covered T10,T21,T34
StableSt - - - - - - 1 Covered T10,T34,T96
StableSt - - - - - - 0 Covered T10,T34,T96
default - - - - - - - Excluded VC_COV_UNR


219 if (!rst_ni) begin -1- 220 state_q <= IdleSt; ==> 221 end else begin 222 state_q <= state_d; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


69 if (!rst_ni) begin -1- 70 trigger_active_q <= 1'b0; ==> 71 end else begin 72 trigger_active_q <= trigger_active; ==>

Branches:
-1-StatusTests
1 Covered T4,T5,T6
0 Covered T4,T5,T6


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 15 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 15 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 9770838 814 0 0
CntIncr_A 9770838 47912 0 0
CntNoWrap_A 9770838 9328331 0 0
DetectStDropOut_A 9770838 35 0 0
DetectedOut_A 9770838 14612 0 0
DetectedPulseOut_A 9770838 350 0 0
DisabledIdleSt_A 9770838 8994298 0 0
DisabledNoDetection_A 9770838 8995527 0 0
EnterDebounceSt_A 9770838 426 0 0
EnterDetectSt_A 9770838 389 0 0
EnterStableSt_A 9770838 350 0 0
PulseIsPulse_A 9770838 350 0 0
StayInStableSt 9770838 14226 0 0
gen_high_level_sva.HighLevelEvent_A 9770838 9330998 0 0
gen_not_sticky_sva.StableStDropOut_A 9770838 309 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 814 0 0
T10 8125 8 0 0
T11 783 0 0 0
T12 632 0 0 0
T13 10538 0 0 0
T21 0 14 0 0
T34 0 10 0 0
T41 0 4 0 0
T43 0 22 0 0
T58 470 0 0 0
T65 522 0 0 0
T66 503 0 0 0
T67 677 0 0 0
T90 0 8 0 0
T94 427 0 0 0
T95 1341 0 0 0
T96 0 25 0 0
T97 0 7 0 0
T168 0 14 0 0
T172 0 4 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 47912 0 0
T10 8125 238 0 0
T11 783 0 0 0
T12 632 0 0 0
T13 10538 0 0 0
T21 0 1228 0 0
T34 0 575 0 0
T41 0 166 0 0
T43 0 1417 0 0
T58 470 0 0 0
T65 522 0 0 0
T66 503 0 0 0
T67 677 0 0 0
T90 0 173 0 0
T94 427 0 0 0
T95 1341 0 0 0
T96 0 1167 0 0
T97 0 402 0 0
T168 0 812 0 0
T172 0 314 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 9328331 0 0
T1 1054 653 0 0
T2 644 243 0 0
T4 428 27 0 0
T5 469 68 0 0
T6 427 26 0 0
T14 522 121 0 0
T15 502 101 0 0
T22 444 43 0 0
T23 491 90 0 0
T24 657 256 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 35 0 0
T10 8125 1 0 0
T11 783 0 0 0
T12 632 0 0 0
T13 10538 0 0 0
T21 0 7 0 0
T43 0 7 0 0
T58 470 0 0 0
T65 522 0 0 0
T66 503 0 0 0
T67 677 0 0 0
T94 427 0 0 0
T95 1341 0 0 0
T113 0 1 0 0
T259 0 3 0 0
T262 0 3 0 0
T284 0 2 0 0
T292 0 1 0 0
T293 0 10 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 14612 0 0
T10 8125 105 0 0
T11 783 0 0 0
T12 632 0 0 0
T13 10538 0 0 0
T34 0 262 0 0
T41 0 183 0 0
T43 0 250 0 0
T58 470 0 0 0
T65 522 0 0 0
T66 503 0 0 0
T67 677 0 0 0
T90 0 77 0 0
T94 427 0 0 0
T95 1341 0 0 0
T96 0 1089 0 0
T97 0 29 0 0
T168 0 257 0 0
T172 0 27 0 0
T258 0 60 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 350 0 0
T10 8125 1 0 0
T11 783 0 0 0
T12 632 0 0 0
T13 10538 0 0 0
T34 0 5 0 0
T41 0 2 0 0
T43 0 4 0 0
T58 470 0 0 0
T65 522 0 0 0
T66 503 0 0 0
T67 677 0 0 0
T90 0 1 0 0
T94 427 0 0 0
T95 1341 0 0 0
T96 0 12 0 0
T97 0 3 0 0
T168 0 7 0 0
T172 0 2 0 0
T258 0 3 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 8994298 0 0
T1 1054 653 0 0
T2 644 243 0 0
T4 428 27 0 0
T5 469 68 0 0
T6 427 26 0 0
T14 522 121 0 0
T15 502 101 0 0
T22 444 43 0 0
T23 491 90 0 0
T24 657 256 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 8995527 0 0
T1 1054 654 0 0
T2 644 244 0 0
T4 428 28 0 0
T5 469 69 0 0
T6 427 27 0 0
T14 522 122 0 0
T15 502 102 0 0
T22 444 44 0 0
T23 491 91 0 0
T24 657 257 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 426 0 0
T10 8125 5 0 0
T11 783 0 0 0
T12 632 0 0 0
T13 10538 0 0 0
T21 0 7 0 0
T34 0 5 0 0
T41 0 2 0 0
T43 0 11 0 0
T58 470 0 0 0
T65 522 0 0 0
T66 503 0 0 0
T67 677 0 0 0
T90 0 5 0 0
T94 427 0 0 0
T95 1341 0 0 0
T96 0 13 0 0
T97 0 4 0 0
T168 0 7 0 0
T172 0 2 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 389 0 0
T10 8125 3 0 0
T11 783 0 0 0
T12 632 0 0 0
T13 10538 0 0 0
T21 0 7 0 0
T34 0 5 0 0
T41 0 2 0 0
T43 0 11 0 0
T58 470 0 0 0
T65 522 0 0 0
T66 503 0 0 0
T67 677 0 0 0
T90 0 3 0 0
T94 427 0 0 0
T95 1341 0 0 0
T96 0 12 0 0
T97 0 3 0 0
T168 0 7 0 0
T172 0 2 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 350 0 0
T10 8125 1 0 0
T11 783 0 0 0
T12 632 0 0 0
T13 10538 0 0 0
T34 0 5 0 0
T41 0 2 0 0
T43 0 4 0 0
T58 470 0 0 0
T65 522 0 0 0
T66 503 0 0 0
T67 677 0 0 0
T90 0 1 0 0
T94 427 0 0 0
T95 1341 0 0 0
T96 0 12 0 0
T97 0 3 0 0
T168 0 7 0 0
T172 0 2 0 0
T258 0 3 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 350 0 0
T10 8125 1 0 0
T11 783 0 0 0
T12 632 0 0 0
T13 10538 0 0 0
T34 0 5 0 0
T41 0 2 0 0
T43 0 4 0 0
T58 470 0 0 0
T65 522 0 0 0
T66 503 0 0 0
T67 677 0 0 0
T90 0 1 0 0
T94 427 0 0 0
T95 1341 0 0 0
T96 0 12 0 0
T97 0 3 0 0
T168 0 7 0 0
T172 0 2 0 0
T258 0 3 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 14226 0 0
T10 8125 104 0 0
T11 783 0 0 0
T12 632 0 0 0
T13 10538 0 0 0
T34 0 257 0 0
T41 0 180 0 0
T43 0 246 0 0
T58 470 0 0 0
T65 522 0 0 0
T66 503 0 0 0
T67 677 0 0 0
T90 0 76 0 0
T94 427 0 0 0
T95 1341 0 0 0
T96 0 1077 0 0
T97 0 26 0 0
T168 0 250 0 0
T172 0 25 0 0
T258 0 57 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 9330998 0 0
T1 1054 654 0 0
T2 644 244 0 0
T4 428 28 0 0
T5 469 69 0 0
T6 427 27 0 0
T14 522 122 0 0
T15 502 102 0 0
T22 444 44 0 0
T23 491 91 0 0
T24 657 257 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 9770838 309 0 0
T34 17086 5 0 0
T41 0 1 0 0
T43 0 4 0 0
T44 0 2 0 0
T45 1047 0 0 0
T47 570 0 0 0
T80 497 0 0 0
T96 0 11 0 0
T97 0 3 0 0
T125 504 0 0 0
T126 527 0 0 0
T127 4410 0 0 0
T128 437 0 0 0
T129 518 0 0 0
T130 407 0 0 0
T168 0 7 0 0
T172 0 2 0 0
T258 0 2 0 0
T294 0 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%