dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect_pre

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_sysrst_ctrl_combo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_sysrst_ctrl_combo


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect_pre
tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect
Line Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect_pre
Line No.TotalCoveredPercent
TOTAL4343100.00
CONT_ASSIGN6011100.00
CONT_ASSIGN7911100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00

59 end else begin : gen_trigger_active_high 60 1/1 assign trigger_active = (trigger_i == 1'b1); Tests: T24 T31 T32  61 end 62 63 // In case of edge events, we also need to detect the transition. 64 logic trigger_event; 65 if (EventType inside {EdgeToLow, EdgeToHigh}) begin : gen_trigger_event_edge 66 // This flop is always active, no matter the enable state. 67 logic trigger_active_q; 68 always_ff @(posedge clk_i or negedge rst_ni) begin : p_trigger_reg 69 if (!rst_ni) begin 70 trigger_active_q <= 1'b0; 71 end else begin 72 trigger_active_q <= trigger_active; 73 end 74 end 75 76 assign trigger_event = trigger_active & ~trigger_active_q; 77 // In case of level events, the event is equal to the level being active. 78 end else begin : gen_trigger_event_level 79 1/1 assign trigger_event = trigger_active; Tests: T24 T31 T32  80 end 81 82 ///////////////// 83 // Timer Logic // 84 ///////////////// 85 86 // Take the maximum width of both timer values. 87 localparam int unsigned TimerWidth = 88 (DetectTimerWidth > DebounceTimerWidth) ? DetectTimerWidth : DebounceTimerWidth; 89 90 logic cnt_en, cnt_clr; 91 logic [TimerWidth-1:0] cnt_d, cnt_q; 92 1/1 assign cnt_d = (cnt_clr) ? '0 : Tests: T24 T31 T32  93 (cnt_en) ? cnt_q + 1'b1 : 94 cnt_q; 95 96 97 logic cnt_done, thresh_sel; 98 logic [TimerWidth-1:0] thresh; 99 1/1 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : Tests: T1 T2 T14  100 TimerWidth'(cfg_debounce_timer_i); 101 1/1 assign cnt_done = (cnt_q >= thresh); Tests: T1 T2 T14  102 103 always_ff @(posedge clk_i or negedge rst_ni) begin : p_cnt_reg 104 1/1 if (!rst_ni) begin Tests: T1 T4 T2  105 1/1 cnt_q <= '0; Tests: T1 T4 T2  106 end else begin 107 1/1 cnt_q <= cnt_d; Tests: T1 T4 T2  108 end 109 end 110 111 ///////// 112 // FSM // 113 ///////// 114 115 typedef enum logic [1:0] { 116 IdleSt, 117 DebounceSt, 118 DetectSt, 119 StableSt 120 } state_t; 121 122 state_t state_d, state_q; 123 124 always_comb begin : p_fsm 125 1/1 state_d = state_q; Tests: T24 T31 T32  126 127 // Counter controls (clear has priority). 128 1/1 cnt_clr = 1'b0; Tests: T24 T31 T32  129 1/1 cnt_en = 1'b0; Tests: T24 T31 T32  130 131 // Detected outputs 132 1/1 event_detected_o = 1'b0; Tests: T24 T31 T32  133 1/1 event_detected_pulse_o = 1'b0; Tests: T24 T31 T32  134 135 // Threshold select 136 // 0: debounce 137 // 1: detect 138 1/1 thresh_sel = 1'b0; Tests: T24 T31 T32  139 140 1/1 unique case (state_q) Tests: T24 T31 T32  141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 1/1 if (trigger_event && cfg_enable_i) begin Tests: T24 T31 T32  148 1/1 state_d = DebounceSt; Tests: T24 T31 T32  149 1/1 cnt_en = 1'b1; Tests: T24 T31 T32  150 end MISSING_ELSE 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 1/1 cnt_en = 1'b1; Tests: T24 T31 T32  161 // Unconditionally go back to idle if the detector is disabled. 162 1/1 if (!cfg_enable_i) begin Tests: T24 T31 T32  163 1/1 state_d = IdleSt; Tests: T24 T31  164 1/1 cnt_clr = 1'b1; Tests: T24 T31  165 1/1 end else if (cnt_done) begin Tests: T24 T31 T32  166 1/1 cnt_clr = 1'b1; Tests: T24 T31 T32  167 1/1 if (trigger_active) begin Tests: T24 T31 T32  168 1/1 state_d = DetectSt; Tests: T24 T31 T32  169 end else begin 170 1/1 state_d = IdleSt; Tests: T24 T31 T104  171 end 172 end MISSING_ELSE 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 1/1 thresh_sel = 1'b1; Tests: T24 T31 T32  182 1/1 cnt_en = 1'b1; Tests: T24 T31 T32  183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 1/1 if (!cfg_enable_i || !trigger_active) begin Tests: T24 T31 T32  186 1/1 state_d = IdleSt; Tests: T24 T31 T32  187 1/1 cnt_clr = 1'b1; Tests: T24 T31 T32  188 // If the trigger is active, count up. 189 end else begin 190 1/1 if (cnt_done) begin Tests: T24 T31 T32  191 1/1 state_d = StableSt; Tests: T24 T31 T37  192 1/1 cnt_clr = 1'b1; Tests: T24 T31 T37  193 1/1 event_detected_o = 1'b1; Tests: T24 T31 T37  194 1/1 event_detected_pulse_o = 1'b1; Tests: T24 T31 T37  195 end MISSING_ELSE 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 1/1 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin Tests: T24 T31 T37  206 1/1 state_d = IdleSt; Tests: T24 T31 T37  207 // Otherwise keep the event detected output signal high. 208 end else begin 209 1/1 event_detected_o = 1'b1; Tests: T24 T31 T37  210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; Exclude Annotation: VC_COV_UNR 215 endcase // state_q 216 end 217 218 always_ff @(posedge clk_i or negedge rst_ni) begin : p_fsm_reg 219 1/1 if (!rst_ni) begin Tests: T1 T4 T2  220 1/1 state_q <= IdleSt; Tests: T1 T4 T2  221 end else begin 222 1/1 state_q <= state_d; Tests: T1 T4 T2 

Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect_pre
TotalCoveredPercent
Conditions1919100.00
Logical1919100.00
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT24,T31,T32
1CoveredT1,T4,T2

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT1,T4,T2
1CoveredT24,T31,T32

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTests
0CoveredT1,T4,T2
1CoveredT24,T31,T32

 LINE       99
 EXPRESSION (thresh_sel ? (32'(cfg_detect_timer_i)) : (32'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT1,T4,T2
1CoveredT24,T31,T32

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT24,T31,T32
10CoveredT24,T31,T32
11CoveredT24,T31,T32

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT24,T31,T32
01CoveredT24,T31,T32
10CoveredT24,T31,T32

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT24,T31,T37
01CoveredT24,T31,T37
10CoveredT308

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT24,T31,T37
1-CoveredT24,T31,T37

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect_pre
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T24,T31,T32
DetectSt 168 Covered T24,T31,T32
IdleSt 163 Covered T1,T4,T2
StableSt 191 Covered T24,T31,T37


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T24,T31,T32
DebounceSt->IdleSt 163 Covered T24,T31,T104
DetectSt->IdleSt 186 Covered T24,T31,T32
DetectSt->StableSt 191 Covered T24,T31,T37
IdleSt->DebounceSt 148 Covered T24,T31,T32
StableSt->IdleSt 206 Covered T24,T31,T37



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect_pre
Line No.TotalCoveredPercent
Branches 20 20 100.00
TERNARY 92 3 3 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 11 11 100.00
IF 219 2 2 100.00


92 assign cnt_d = (cnt_clr) ? '0 : -1- ==> 93 (cnt_en) ? cnt_q + 1'b1 : -2- ==> ==>

Branches:
-1--2-StatusTests
1 - Covered T24,T31,T32
0 1 Covered T24,T31,T32
0 0 Covered T1,T4,T2


99 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T24,T31,T32
0 Covered T1,T4,T2


104 if (!rst_ni) begin -1- 105 cnt_q <= '0; ==> 106 end else begin 107 cnt_q <= cnt_d; ==>

Branches:
-1-StatusTests
1 Covered T1,T4,T2
0 Covered T1,T4,T2


140 unique case (state_q) -1- 141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 if (trigger_event && cfg_enable_i) begin -2- 148 state_d = DebounceSt; ==> 149 cnt_en = 1'b1; 150 end MISSING_ELSE ==> 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 cnt_en = 1'b1; 161 // Unconditionally go back to idle if the detector is disabled. 162 if (!cfg_enable_i) begin -3- 163 state_d = IdleSt; ==> 164 cnt_clr = 1'b1; 165 end else if (cnt_done) begin -4- 166 cnt_clr = 1'b1; 167 if (trigger_active) begin -5- 168 state_d = DetectSt; ==> 169 end else begin 170 state_d = IdleSt; ==> 171 end 172 end MISSING_ELSE ==> 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 thresh_sel = 1'b1; 182 cnt_en = 1'b1; 183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 if (!cfg_enable_i || !trigger_active) begin -6- 186 state_d = IdleSt; ==> 187 cnt_clr = 1'b1; 188 // If the trigger is active, count up. 189 end else begin 190 if (cnt_done) begin -7- 191 state_d = StableSt; ==> 192 cnt_clr = 1'b1; 193 event_detected_o = 1'b1; 194 event_detected_pulse_o = 1'b1; 195 end MISSING_ELSE ==> 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin -8- 206 state_d = IdleSt; ==> 207 // Otherwise keep the event detected output signal high. 208 end else begin 209 event_detected_o = 1'b1; ==> 210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; ==> (Excluded) Exclude Annotation: VC_COV_UNR

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T24,T31,T32
IdleSt 0 - - - - - - Covered T24,T31,T32
DebounceSt - 1 - - - - - Covered T24,T31
DebounceSt - 0 1 1 - - - Covered T24,T31,T32
DebounceSt - 0 1 0 - - - Covered T24,T31,T104
DebounceSt - 0 0 - - - - Covered T24,T31,T32
DetectSt - - - - 1 - - Covered T24,T31,T32
DetectSt - - - - 0 1 - Covered T24,T31,T37
DetectSt - - - - 0 0 - Covered T24,T31,T32
StableSt - - - - - - 1 Covered T24,T31,T37
StableSt - - - - - - 0 Covered T24,T31,T37
default - - - - - - - Excluded VC_COV_UNR


219 if (!rst_ni) begin -1- 220 state_q <= IdleSt; ==> 221 end else begin 222 state_q <= state_d; ==>

Branches:
-1-StatusTests
1 Covered T1,T4,T2
0 Covered T1,T4,T2


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect_pre
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 16 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 16 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 5947631 2432 0 0
CntIncr_A 5947631 77574 0 0
CntNoWrap_A 5947631 5478808 0 0
DetectStDropOut_A 5947631 362 0 0
DetectedOut_A 5947631 57296 0 0
DetectedPulseOut_A 5947631 711 0 0
DisabledIdleSt_A 5947631 5083966 0 0
DisabledNoDetection_A 5947631 5085617 0 0
EnterDebounceSt_A 5947631 1236 0 0
EnterDetectSt_A 5947631 1197 0 0
EnterStableSt_A 5947631 711 0 0
PulseIsPulse_A 5947631 711 0 0
StayInStableSt 5947631 56497 0 0
gen_high_event_sva.HighLevelEvent_A 5947631 5483067 0 0
gen_high_level_sva.HighLevelEvent_A 5947631 5483067 0 0
gen_not_sticky_sva.StableStDropOut_A 5947631 605 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5947631 2432 0 0
T8 522 0 0 0
T9 492 0 0 0
T24 6838 16 0 0
T31 0 16 0 0
T32 0 52 0 0
T37 0 34 0 0
T38 0 22 0 0
T39 0 32 0 0
T42 0 40 0 0
T54 751 0 0 0
T55 471 0 0 0
T58 0 44 0 0
T64 897 0 0 0
T65 540 0 0 0
T84 559 0 0 0
T88 0 52 0 0
T89 0 6 0 0
T90 1161 0 0 0
T91 434 0 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5947631 77574 0 0
T8 522 0 0 0
T9 492 0 0 0
T24 6838 332 0 0
T31 0 745 0 0
T32 0 1773 0 0
T37 0 1037 0 0
T38 0 407 0 0
T39 0 656 0 0
T42 0 940 0 0
T54 751 0 0 0
T55 471 0 0 0
T58 0 1961 0 0
T64 897 0 0 0
T65 540 0 0 0
T84 559 0 0 0
T88 0 2069 0 0
T89 0 168 0 0
T90 1161 0 0 0
T91 434 0 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5947631 5478808 0 0
T1 483 82 0 0
T2 681 280 0 0
T4 420 19 0 0
T12 527 126 0 0
T13 422 21 0 0
T14 452 51 0 0
T15 502 101 0 0
T16 716 315 0 0
T17 491 90 0 0
T18 1786 1385 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5947631 362 0 0
T8 522 0 0 0
T9 492 0 0 0
T24 6838 1 0 0
T31 0 1 0 0
T32 0 22 0 0
T54 751 0 0 0
T55 471 0 0 0
T58 0 19 0 0
T64 897 0 0 0
T65 540 0 0 0
T84 559 0 0 0
T88 0 14 0 0
T90 1161 0 0 0
T91 434 0 0 0
T110 0 7 0 0
T113 0 13 0 0
T118 0 8 0 0
T279 0 2 0 0
T301 0 23 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5947631 57296 0 0
T8 522 0 0 0
T9 492 0 0 0
T24 6838 294 0 0
T31 0 456 0 0
T37 0 951 0 0
T38 0 752 0 0
T39 0 1677 0 0
T40 0 121 0 0
T42 0 2021 0 0
T54 751 0 0 0
T55 471 0 0 0
T64 897 0 0 0
T65 540 0 0 0
T84 559 0 0 0
T89 0 207 0 0
T90 1161 0 0 0
T91 434 0 0 0
T282 0 73 0 0
T283 0 1265 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5947631 711 0 0
T8 522 0 0 0
T9 492 0 0 0
T24 6838 5 0 0
T31 0 5 0 0
T37 0 17 0 0
T38 0 11 0 0
T39 0 16 0 0
T40 0 5 0 0
T42 0 20 0 0
T54 751 0 0 0
T55 471 0 0 0
T64 897 0 0 0
T65 540 0 0 0
T84 559 0 0 0
T89 0 3 0 0
T90 1161 0 0 0
T91 434 0 0 0
T282 0 24 0 0
T283 0 8 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5947631 5083966 0 0
T1 483 82 0 0
T2 681 280 0 0
T4 420 19 0 0
T12 527 126 0 0
T13 422 21 0 0
T14 452 51 0 0
T15 502 101 0 0
T16 716 315 0 0
T17 491 90 0 0
T18 1786 1385 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5947631 5085617 0 0
T1 483 83 0 0
T2 681 281 0 0
T4 420 20 0 0
T12 527 127 0 0
T13 422 22 0 0
T14 452 52 0 0
T15 502 102 0 0
T16 716 316 0 0
T17 491 91 0 0
T18 1786 1386 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5947631 1236 0 0
T8 522 0 0 0
T9 492 0 0 0
T24 6838 9 0 0
T31 0 9 0 0
T32 0 26 0 0
T37 0 17 0 0
T38 0 11 0 0
T39 0 16 0 0
T42 0 20 0 0
T54 751 0 0 0
T55 471 0 0 0
T58 0 22 0 0
T64 897 0 0 0
T65 540 0 0 0
T84 559 0 0 0
T88 0 26 0 0
T89 0 3 0 0
T90 1161 0 0 0
T91 434 0 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5947631 1197 0 0
T8 522 0 0 0
T9 492 0 0 0
T24 6838 7 0 0
T31 0 7 0 0
T32 0 26 0 0
T37 0 17 0 0
T38 0 11 0 0
T39 0 16 0 0
T42 0 20 0 0
T54 751 0 0 0
T55 471 0 0 0
T58 0 22 0 0
T64 897 0 0 0
T65 540 0 0 0
T84 559 0 0 0
T88 0 26 0 0
T89 0 3 0 0
T90 1161 0 0 0
T91 434 0 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5947631 711 0 0
T8 522 0 0 0
T9 492 0 0 0
T24 6838 5 0 0
T31 0 5 0 0
T37 0 17 0 0
T38 0 11 0 0
T39 0 16 0 0
T40 0 5 0 0
T42 0 20 0 0
T54 751 0 0 0
T55 471 0 0 0
T64 897 0 0 0
T65 540 0 0 0
T84 559 0 0 0
T89 0 3 0 0
T90 1161 0 0 0
T91 434 0 0 0
T282 0 24 0 0
T283 0 8 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5947631 711 0 0
T8 522 0 0 0
T9 492 0 0 0
T24 6838 5 0 0
T31 0 5 0 0
T37 0 17 0 0
T38 0 11 0 0
T39 0 16 0 0
T40 0 5 0 0
T42 0 20 0 0
T54 751 0 0 0
T55 471 0 0 0
T64 897 0 0 0
T65 540 0 0 0
T84 559 0 0 0
T89 0 3 0 0
T90 1161 0 0 0
T91 434 0 0 0
T282 0 24 0 0
T283 0 8 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 5947631 56497 0 0
T8 522 0 0 0
T9 492 0 0 0
T24 6838 289 0 0
T31 0 451 0 0
T37 0 931 0 0
T38 0 738 0 0
T39 0 1659 0 0
T40 0 116 0 0
T42 0 1996 0 0
T54 751 0 0 0
T55 471 0 0 0
T64 897 0 0 0
T65 540 0 0 0
T84 559 0 0 0
T89 0 203 0 0
T90 1161 0 0 0
T91 434 0 0 0
T282 0 49 0 0
T283 0 1255 0 0

gen_high_event_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5947631 5483067 0 0
T1 483 83 0 0
T2 681 281 0 0
T4 420 20 0 0
T12 527 127 0 0
T13 422 22 0 0
T14 452 52 0 0
T15 502 102 0 0
T16 716 316 0 0
T17 491 91 0 0
T18 1786 1386 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5947631 5483067 0 0
T1 483 83 0 0
T2 681 281 0 0
T4 420 20 0 0
T12 527 127 0 0
T13 422 22 0 0
T14 452 52 0 0
T15 502 102 0 0
T16 716 316 0 0
T17 491 91 0 0
T18 1786 1386 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5947631 605 0 0
T8 522 0 0 0
T9 492 0 0 0
T24 6838 5 0 0
T31 0 5 0 0
T37 0 14 0 0
T38 0 8 0 0
T39 0 14 0 0
T40 0 5 0 0
T42 0 15 0 0
T54 751 0 0 0
T55 471 0 0 0
T64 897 0 0 0
T65 540 0 0 0
T84 559 0 0 0
T89 0 2 0 0
T90 1161 0 0 0
T91 434 0 0 0
T282 0 24 0 0
T283 0 6 0 0

Line Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect
Line No.TotalCoveredPercent
TOTAL4646100.00
CONT_ASSIGN6011100.00
ALWAYS6933100.00
CONT_ASSIGN7611100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10111100.00
ALWAYS10433100.00
ALWAYS1253232100.00
ALWAYS21933100.00

59 end else begin : gen_trigger_active_high 60 1/1 assign trigger_active = (trigger_i == 1'b1); Tests: T24 T31 T32  61 end 62 63 // In case of edge events, we also need to detect the transition. 64 logic trigger_event; 65 if (EventType inside {EdgeToLow, EdgeToHigh}) begin : gen_trigger_event_edge 66 // This flop is always active, no matter the enable state. 67 logic trigger_active_q; 68 always_ff @(posedge clk_i or negedge rst_ni) begin : p_trigger_reg 69 1/1 if (!rst_ni) begin Tests: T1 T4 T2  70 1/1 trigger_active_q <= 1'b0; Tests: T1 T4 T2  71 end else begin 72 1/1 trigger_active_q <= trigger_active; Tests: T1 T4 T2  73 end 74 end 75 76 1/1 assign trigger_event = trigger_active & ~trigger_active_q; Tests: T1 T4 T2  77 // In case of level events, the event is equal to the level being active. 78 end else begin : gen_trigger_event_level 79 assign trigger_event = trigger_active; 80 end 81 82 ///////////////// 83 // Timer Logic // 84 ///////////////// 85 86 // Take the maximum width of both timer values. 87 localparam int unsigned TimerWidth = 88 (DetectTimerWidth > DebounceTimerWidth) ? DetectTimerWidth : DebounceTimerWidth; 89 90 logic cnt_en, cnt_clr; 91 logic [TimerWidth-1:0] cnt_d, cnt_q; 92 1/1 assign cnt_d = (cnt_clr) ? '0 : Tests: T24 T31 T52  93 (cnt_en) ? cnt_q + 1'b1 : 94 cnt_q; 95 96 97 logic cnt_done, thresh_sel; 98 logic [TimerWidth-1:0] thresh; 99 1/1 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : Tests: T1 T2 T14  100 TimerWidth'(cfg_debounce_timer_i); 101 1/1 assign cnt_done = (cnt_q >= thresh); Tests: T1 T2 T14  102 103 always_ff @(posedge clk_i or negedge rst_ni) begin : p_cnt_reg 104 1/1 if (!rst_ni) begin Tests: T1 T4 T2  105 1/1 cnt_q <= '0; Tests: T1 T4 T2  106 end else begin 107 1/1 cnt_q <= cnt_d; Tests: T1 T4 T2  108 end 109 end 110 111 ///////// 112 // FSM // 113 ///////// 114 115 typedef enum logic [1:0] { 116 IdleSt, 117 DebounceSt, 118 DetectSt, 119 StableSt 120 } state_t; 121 122 state_t state_d, state_q; 123 124 always_comb begin : p_fsm 125 1/1 state_d = state_q; Tests: T1 T4 T2  126 127 // Counter controls (clear has priority). 128 1/1 cnt_clr = 1'b0; Tests: T1 T4 T2  129 1/1 cnt_en = 1'b0; Tests: T1 T4 T2  130 131 // Detected outputs 132 1/1 event_detected_o = 1'b0; Tests: T1 T4 T2  133 1/1 event_detected_pulse_o = 1'b0; Tests: T1 T4 T2  134 135 // Threshold select 136 // 0: debounce 137 // 1: detect 138 1/1 thresh_sel = 1'b0; Tests: T1 T4 T2  139 140 1/1 unique case (state_q) Tests: T1 T4 T2  141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 1/1 if (trigger_event && cfg_enable_i) begin Tests: T1 T4 T2  148 1/1 state_d = DebounceSt; Tests: T24 T31 T52  149 1/1 cnt_en = 1'b1; Tests: T24 T31 T52  150 end MISSING_ELSE 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 1/1 cnt_en = 1'b1; Tests: T24 T31 T52  161 // Unconditionally go back to idle if the detector is disabled. 162 1/1 if (!cfg_enable_i) begin Tests: T24 T31 T52  163 1/1 state_d = IdleSt; Tests: T24 T31  164 1/1 cnt_clr = 1'b1; Tests: T24 T31  165 1/1 end else if (cnt_done) begin Tests: T24 T31 T52  166 1/1 cnt_clr = 1'b1; Tests: T24 T31 T52  167 1/1 if (trigger_active) begin Tests: T24 T31 T52  168 1/1 state_d = DetectSt; Tests: T24 T31 T52  169 end else begin 170 1/1 state_d = IdleSt; Tests: T52 T41 T109  171 end 172 end MISSING_ELSE 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 1/1 thresh_sel = 1'b1; Tests: T24 T31 T52  182 1/1 cnt_en = 1'b1; Tests: T24 T31 T52  183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 1/1 if (!cfg_enable_i || !trigger_active) begin Tests: T24 T31 T52  186 1/1 state_d = IdleSt; Tests: T24 T31 T292  187 1/1 cnt_clr = 1'b1; Tests: T24 T31 T292  188 // If the trigger is active, count up. 189 end else begin 190 1/1 if (cnt_done) begin Tests: T24 T31 T52  191 1/1 state_d = StableSt; Tests: T24 T31 T52  192 1/1 cnt_clr = 1'b1; Tests: T24 T31 T52  193 1/1 event_detected_o = 1'b1; Tests: T24 T31 T52  194 1/1 event_detected_pulse_o = 1'b1; Tests: T24 T31 T52  195 end MISSING_ELSE 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 1/1 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin Tests: T24 T31 T52  206 1/1 state_d = IdleSt; Tests: T24 T31 T52  207 // Otherwise keep the event detected output signal high. 208 end else begin 209 1/1 event_detected_o = 1'b1; Tests: T24 T31 T52  210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; Exclude Annotation: VC_COV_UNR 215 endcase // state_q 216 end 217 218 always_ff @(posedge clk_i or negedge rst_ni) begin : p_fsm_reg 219 1/1 if (!rst_ni) begin Tests: T1 T4 T2  220 1/1 state_q <= IdleSt; Tests: T1 T4 T2  221 end else begin 222 1/1 state_q <= state_d; Tests: T1 T4 T2 

Cond Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect
TotalCoveredPercent
Conditions2222100.00
Logical2222100.00
Non-Logical00
Event00

 LINE       60
 EXPRESSION (trigger_i == 1'b1)
            ---------1---------
-1-StatusTests
0CoveredT24,T31,T32
1CoveredT1,T4,T2

 LINE       76
 EXPRESSION (trigger_active & ((~gen_trigger_event_edge.trigger_active_q)))
             -------1------   ----------------------2---------------------
-1--2-StatusTests
01CoveredT24,T31,T32
10CoveredT1,T4,T2
11CoveredT1,T4,T2

 LINE       92
 EXPRESSION (cnt_clr ? '0 : (cnt_en ? ((cnt_q + 1'b1)) : cnt_q))
             ---1---
-1-StatusTests
0CoveredT1,T4,T2
1CoveredT24,T31,T52

 LINE       92
 SUB-EXPRESSION (cnt_en ? ((cnt_q + 1'b1)) : cnt_q)
                 ---1--
-1-StatusTests
0CoveredT1,T4,T2
1CoveredT24,T31,T52

 LINE       99
 EXPRESSION (thresh_sel ? (32'(cfg_detect_timer_i)) : (32'(cfg_debounce_timer_i)))
             -----1----
-1-StatusTests
0CoveredT1,T4,T2
1CoveredT24,T31,T52

 LINE       147
 EXPRESSION (trigger_event && cfg_enable_i)
             ------1------    ------2-----
-1--2-StatusTests
01CoveredT24,T31,T52
10CoveredT81,T24,T64
11CoveredT24,T31,T52

 LINE       185
 EXPRESSION (((!cfg_enable_i)) || ((!trigger_active)))
             --------1--------    ---------2---------
-1--2-StatusTests
00CoveredT24,T31,T52
01CoveredT31,T292,T286
10CoveredT24,T31

 LINE       205
 EXPRESSION (((!cfg_enable_i)) || (((!trigger_active)) && ((!Sticky))))
             --------1--------    ------------------2-----------------
-1--2-StatusTests
00CoveredT24,T31,T52
01CoveredT52,T37,T38
10CoveredT24,T283

 LINE       205
 SUB-EXPRESSION (((!trigger_active)) && ((!Sticky)))
                 ---------1---------    -----2-----
-1--2-StatusTests
0-CoveredT24,T31,T52
1-CoveredT31,T52,T37

FSM Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect
Summary for FSM :: state_q
TotalCoveredPercent
States 4 4 100.00 (Not included in score)
Transitions 6 6 100.00
Sequences 0 0

State, Transition and Sequence Details for FSM :: state_q
statesLine No.CoveredTests
DebounceSt 148 Covered T24,T31,T52
DetectSt 168 Covered T24,T31,T52
IdleSt 163 Covered T1,T4,T2
StableSt 191 Covered T24,T31,T52


transitionsLine No.CoveredTests
DebounceSt->DetectSt 168 Covered T24,T31,T52
DebounceSt->IdleSt 163 Covered T24,T31,T52
DetectSt->IdleSt 186 Covered T24,T31,T292
DetectSt->StableSt 191 Covered T24,T31,T52
IdleSt->DebounceSt 148 Covered T24,T31,T52
StableSt->IdleSt 206 Covered T24,T31,T52



Branch Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect
Line No.TotalCoveredPercent
Branches 22 22 100.00
TERNARY 92 3 3 100.00
TERNARY 99 2 2 100.00
IF 104 2 2 100.00
CASE 140 11 11 100.00
IF 219 2 2 100.00
IF 69 2 2 100.00


92 assign cnt_d = (cnt_clr) ? '0 : -1- ==> 93 (cnt_en) ? cnt_q + 1'b1 : -2- ==> ==>

Branches:
-1--2-StatusTests
1 - Covered T24,T31,T52
0 1 Covered T24,T31,T52
0 0 Covered T1,T4,T2


99 assign thresh = (thresh_sel) ? TimerWidth'(cfg_detect_timer_i) : -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T24,T31,T52
0 Covered T1,T4,T2


104 if (!rst_ni) begin -1- 105 cnt_q <= '0; ==> 106 end else begin 107 cnt_q <= cnt_d; ==>

Branches:
-1-StatusTests
1 Covered T1,T4,T2
0 Covered T1,T4,T2


140 unique case (state_q) -1- 141 //////////////////////////////////////////// 142 // We are waiting for the event to occur. 143 // This can be either a specific level or edge, 144 // depending on the configuration. 145 IdleSt: begin 146 // Stay here if the detector is disabled. 147 if (trigger_event && cfg_enable_i) begin -2- 148 state_d = DebounceSt; ==> 149 cnt_en = 1'b1; 150 end MISSING_ELSE ==> 151 end 152 //////////////////////////////////////////// 153 // If an event has occurred, we back off for 154 // the amount of debounce cycles configured. 155 // Once the timer has expired, we sample the 156 // signal again and check whether it has the 157 // correct level. If so, we move on to the 158 // detection stage, otherwise we fall back. 159 DebounceSt: begin 160 cnt_en = 1'b1; 161 // Unconditionally go back to idle if the detector is disabled. 162 if (!cfg_enable_i) begin -3- 163 state_d = IdleSt; ==> 164 cnt_clr = 1'b1; 165 end else if (cnt_done) begin -4- 166 cnt_clr = 1'b1; 167 if (trigger_active) begin -5- 168 state_d = DetectSt; ==> 169 end else begin 170 state_d = IdleSt; ==> 171 end 172 end MISSING_ELSE ==> 173 end 174 //////////////////////////////////////////// 175 // Once the debounce period has passed, we 176 // check whether the signal remains stable 177 // throughout the entire detection period. 178 // If it is not stable at any cycle, we fall 179 // back to idle. 180 DetectSt: begin 181 thresh_sel = 1'b1; 182 cnt_en = 1'b1; 183 // Go back to idle if either the trigger level is not active anymore, or if the 184 // detector is disabled. 185 if (!cfg_enable_i || !trigger_active) begin -6- 186 state_d = IdleSt; ==> 187 cnt_clr = 1'b1; 188 // If the trigger is active, count up. 189 end else begin 190 if (cnt_done) begin -7- 191 state_d = StableSt; ==> 192 cnt_clr = 1'b1; 193 event_detected_o = 1'b1; 194 event_detected_pulse_o = 1'b1; 195 end MISSING_ELSE ==> 196 end 197 end 198 //////////////////////////////////////////// 199 // At this point we have detected the event 200 // and monitor whether the signal remains stable. 201 StableSt: begin 202 // Go back to idle if either the trigger level is not active anymore, or if the detector is 203 // disabled. Note that if the detector is sticky, it has to be explicitly disabled in order 204 // to go back to the idle state. 205 if (!cfg_enable_i || (!trigger_active && !Sticky)) begin -8- 206 state_d = IdleSt; ==> 207 // Otherwise keep the event detected output signal high. 208 end else begin 209 event_detected_o = 1'b1; ==> 210 end 211 end 212 //////////////////////////////////////////// 213 // This is a full case statement 214 default: ; ==> (Excluded) Exclude Annotation: VC_COV_UNR

Branches:
-1--2--3--4--5--6--7--8-StatusTestsExclude Annotation
IdleSt 1 - - - - - - Covered T24,T31,T52
IdleSt 0 - - - - - - Covered T1,T4,T2
DebounceSt - 1 - - - - - Covered T24,T31
DebounceSt - 0 1 1 - - - Covered T24,T31,T52
DebounceSt - 0 1 0 - - - Covered T52,T41,T109
DebounceSt - 0 0 - - - - Covered T24,T31,T52
DetectSt - - - - 1 - - Covered T24,T31,T292
DetectSt - - - - 0 1 - Covered T24,T31,T52
DetectSt - - - - 0 0 - Covered T24,T31,T52
StableSt - - - - - - 1 Covered T24,T31,T52
StableSt - - - - - - 0 Covered T24,T31,T52
default - - - - - - - Excluded VC_COV_UNR


219 if (!rst_ni) begin -1- 220 state_q <= IdleSt; ==> 221 end else begin 222 state_q <= state_d; ==>

Branches:
-1-StatusTests
1 Covered T1,T4,T2
0 Covered T1,T4,T2


69 if (!rst_ni) begin -1- 70 trigger_active_q <= 1'b0; ==> 71 end else begin 72 trigger_active_q <= trigger_active; ==>

Branches:
-1-StatusTests
1 Covered T1,T4,T2
0 Covered T1,T4,T2


Assert Coverage for Instance : tb.dut.u_sysrst_ctrl_combo.gen_combo_trigger[3].u_sysrst_ctrl_detect
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 15 15 100.00 15 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 15 15 100.00 15 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CntClr_A 5947631 664 0 0
CntIncr_A 5947631 38005 0 0
CntNoWrap_A 5947631 5480576 0 0
DetectStDropOut_A 5947631 52 0 0
DetectedOut_A 5947631 9937 0 0
DetectedPulseOut_A 5947631 257 0 0
DisabledIdleSt_A 5947631 5168057 0 0
DisabledNoDetection_A 5947631 5169326 0 0
EnterDebounceSt_A 5947631 352 0 0
EnterDetectSt_A 5947631 312 0 0
EnterStableSt_A 5947631 257 0 0
PulseIsPulse_A 5947631 257 0 0
StayInStableSt 5947631 9660 0 0
gen_high_level_sva.HighLevelEvent_A 5947631 5483067 0 0
gen_not_sticky_sva.StableStDropOut_A 5947631 233 0 0


CntClr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5947631 664 0 0
T8 522 0 0 0
T9 492 0 0 0
T24 6838 8 0 0
T31 0 8 0 0
T37 0 4 0 0
T38 0 6 0 0
T39 0 4 0 0
T41 0 9 0 0
T42 0 10 0 0
T52 0 11 0 0
T54 751 0 0 0
T55 471 0 0 0
T64 897 0 0 0
T65 540 0 0 0
T84 559 0 0 0
T90 1161 0 0 0
T91 434 0 0 0
T109 0 11 0 0
T285 0 4 0 0

CntIncr_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5947631 38005 0 0
T8 522 0 0 0
T9 492 0 0 0
T24 6838 134 0 0
T31 0 311 0 0
T37 0 122 0 0
T38 0 159 0 0
T39 0 76 0 0
T41 0 548 0 0
T42 0 240 0 0
T52 0 315 0 0
T54 751 0 0 0
T55 471 0 0 0
T64 897 0 0 0
T65 540 0 0 0
T84 559 0 0 0
T90 1161 0 0 0
T91 434 0 0 0
T109 0 298 0 0
T285 0 306 0 0

CntNoWrap_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5947631 5480576 0 0
T1 483 82 0 0
T2 681 280 0 0
T4 420 19 0 0
T12 527 126 0 0
T13 422 21 0 0
T14 452 51 0 0
T15 502 101 0 0
T16 716 315 0 0
T17 491 90 0 0
T18 1786 1385 0 0

DetectStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5947631 52 0 0
T31 8213 1 0 0
T47 645 0 0 0
T74 497 0 0 0
T85 1511 0 0 0
T86 521 0 0 0
T87 508 0 0 0
T148 0 7 0 0
T205 404 0 0 0
T206 432 0 0 0
T207 504 0 0 0
T208 437 0 0 0
T286 0 2 0 0
T290 0 1 0 0
T291 0 5 0 0
T292 0 1 0 0
T309 0 3 0 0
T310 0 5 0 0
T311 0 8 0 0
T312 0 9 0 0

DetectedOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5947631 9937 0 0
T8 522 0 0 0
T9 492 0 0 0
T24 6838 92 0 0
T31 0 74 0 0
T37 0 134 0 0
T38 0 138 0 0
T39 0 155 0 0
T41 0 21 0 0
T42 0 369 0 0
T52 0 58 0 0
T54 751 0 0 0
T55 471 0 0 0
T64 897 0 0 0
T65 540 0 0 0
T84 559 0 0 0
T90 1161 0 0 0
T91 434 0 0 0
T109 0 257 0 0
T285 0 27 0 0

DetectedPulseOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5947631 257 0 0
T8 522 0 0 0
T9 492 0 0 0
T24 6838 1 0 0
T31 0 1 0 0
T37 0 2 0 0
T38 0 3 0 0
T39 0 2 0 0
T41 0 4 0 0
T42 0 5 0 0
T52 0 5 0 0
T54 751 0 0 0
T55 471 0 0 0
T64 897 0 0 0
T65 540 0 0 0
T84 559 0 0 0
T90 1161 0 0 0
T91 434 0 0 0
T109 0 5 0 0
T285 0 2 0 0

DisabledIdleSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5947631 5168057 0 0
T1 483 82 0 0
T2 681 280 0 0
T4 420 19 0 0
T12 527 126 0 0
T13 422 21 0 0
T14 452 51 0 0
T15 502 101 0 0
T16 716 315 0 0
T17 491 90 0 0
T18 1786 1385 0 0

DisabledNoDetection_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5947631 5169326 0 0
T1 483 83 0 0
T2 681 281 0 0
T4 420 20 0 0
T12 527 127 0 0
T13 422 22 0 0
T14 452 52 0 0
T15 502 102 0 0
T16 716 316 0 0
T17 491 91 0 0
T18 1786 1386 0 0

EnterDebounceSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5947631 352 0 0
T8 522 0 0 0
T9 492 0 0 0
T24 6838 5 0 0
T31 0 5 0 0
T37 0 2 0 0
T38 0 3 0 0
T39 0 2 0 0
T41 0 5 0 0
T42 0 5 0 0
T52 0 6 0 0
T54 751 0 0 0
T55 471 0 0 0
T64 897 0 0 0
T65 540 0 0 0
T84 559 0 0 0
T90 1161 0 0 0
T91 434 0 0 0
T109 0 6 0 0
T285 0 2 0 0

EnterDetectSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5947631 312 0 0
T8 522 0 0 0
T9 492 0 0 0
T24 6838 3 0 0
T31 0 3 0 0
T37 0 2 0 0
T38 0 3 0 0
T39 0 2 0 0
T41 0 4 0 0
T42 0 5 0 0
T52 0 5 0 0
T54 751 0 0 0
T55 471 0 0 0
T64 897 0 0 0
T65 540 0 0 0
T84 559 0 0 0
T90 1161 0 0 0
T91 434 0 0 0
T109 0 5 0 0
T285 0 2 0 0

EnterStableSt_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5947631 257 0 0
T8 522 0 0 0
T9 492 0 0 0
T24 6838 1 0 0
T31 0 1 0 0
T37 0 2 0 0
T38 0 3 0 0
T39 0 2 0 0
T41 0 4 0 0
T42 0 5 0 0
T52 0 5 0 0
T54 751 0 0 0
T55 471 0 0 0
T64 897 0 0 0
T65 540 0 0 0
T84 559 0 0 0
T90 1161 0 0 0
T91 434 0 0 0
T109 0 5 0 0
T285 0 2 0 0

PulseIsPulse_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5947631 257 0 0
T8 522 0 0 0
T9 492 0 0 0
T24 6838 1 0 0
T31 0 1 0 0
T37 0 2 0 0
T38 0 3 0 0
T39 0 2 0 0
T41 0 4 0 0
T42 0 5 0 0
T52 0 5 0 0
T54 751 0 0 0
T55 471 0 0 0
T64 897 0 0 0
T65 540 0 0 0
T84 559 0 0 0
T90 1161 0 0 0
T91 434 0 0 0
T109 0 5 0 0
T285 0 2 0 0

StayInStableSt
NameAttemptsReal SuccessesFailuresIncomplete
Total 5947631 9660 0 0
T8 522 0 0 0
T9 492 0 0 0
T24 6838 91 0 0
T31 0 73 0 0
T37 0 132 0 0
T38 0 135 0 0
T39 0 152 0 0
T41 0 17 0 0
T42 0 364 0 0
T52 0 53 0 0
T54 751 0 0 0
T55 471 0 0 0
T64 897 0 0 0
T65 540 0 0 0
T84 559 0 0 0
T90 1161 0 0 0
T91 434 0 0 0
T109 0 252 0 0
T285 0 25 0 0

gen_high_level_sva.HighLevelEvent_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5947631 5483067 0 0
T1 483 83 0 0
T2 681 281 0 0
T4 420 20 0 0
T12 527 127 0 0
T13 422 22 0 0
T14 452 52 0 0
T15 502 102 0 0
T16 716 316 0 0
T17 491 91 0 0
T18 1786 1386 0 0

gen_not_sticky_sva.StableStDropOut_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 5947631 233 0 0
T37 0 2 0 0
T38 0 3 0 0
T39 0 1 0 0
T41 0 4 0 0
T42 0 5 0 0
T46 872 0 0 0
T52 14250 5 0 0
T72 1134 0 0 0
T77 2010 0 0 0
T78 489 0 0 0
T79 505 0 0 0
T109 0 5 0 0
T130 1771 0 0 0
T232 452 0 0 0
T233 1323 0 0 0
T234 4404 0 0 0
T285 0 2 0 0
T293 0 3 0 0
T306 0 4 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%