Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_sysrst_ctrl_autoblock

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
99.46 100.00 97.30 100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
99.02 100.00 96.08 100.00 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_sysrst_ctrl_detect 99.09 100.00 95.45 100.00 100.00 100.00


Since this is the module's only instance, the coverage report is the same as for the module.
Line Coverage for Module : sysrst_ctrl_autoblock
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN5011100.00
CONT_ASSIGN5111100.00
CONT_ASSIGN5311100.00
CONT_ASSIGN5511100.00

49 50 1/1 assign pwrb_out_hw_o = pwrb_int_i; Tests: T4 T2 T12  51 1/1 assign key0_out_hw_o = (aon_ab_cond_met & aon_auto_block_out_ctl_i.key0_out_sel.q) ? Tests: T1 T4 T2  52 aon_auto_block_out_ctl_i.key0_out_value.q : key0_int_i; 53 1/1 assign key1_out_hw_o = (aon_ab_cond_met & aon_auto_block_out_ctl_i.key1_out_sel.q) ? Tests: T1 T4 T2  54 aon_auto_block_out_ctl_i.key1_out_value.q : key1_int_i; 55 1/1 assign key2_out_hw_o = (aon_ab_cond_met & aon_auto_block_out_ctl_i.key2_out_sel.q) ? Tests: T1 T4 T2 

Cond Coverage for Module : sysrst_ctrl_autoblock
TotalCoveredPercent
Conditions1515100.00
Logical1515100.00
Non-Logical00
Event00

 LINE       51
 EXPRESSION ((aon_ab_cond_met & aon_auto_block_out_ctl_i.key0_out_sel.q) ? aon_auto_block_out_ctl_i.key0_out_value.q : key0_int_i)
             -----------------------------1-----------------------------
-1-StatusTests
0CoveredT1,T4,T2
1CoveredT16,T56,T31

 LINE       51
 SUB-EXPRESSION (aon_ab_cond_met & aon_auto_block_out_ctl_i.key0_out_sel.q)
                 -------1-------   -------------------2-------------------
-1--2-StatusTests
01CoveredT16,T28,T24
10CoveredT16,T54,T56
11CoveredT16,T56,T31

 LINE       53
 EXPRESSION ((aon_ab_cond_met & aon_auto_block_out_ctl_i.key1_out_sel.q) ? aon_auto_block_out_ctl_i.key1_out_value.q : key1_int_i)
             -----------------------------1-----------------------------
-1-StatusTests
0CoveredT1,T4,T2
1CoveredT54,T56,T59

 LINE       53
 SUB-EXPRESSION (aon_ab_cond_met & aon_auto_block_out_ctl_i.key1_out_sel.q)
                 -------1-------   -------------------2-------------------
-1--2-StatusTests
01CoveredT28,T24,T54
10CoveredT16,T56,T31
11CoveredT54,T56,T59

 LINE       55
 EXPRESSION ((aon_ab_cond_met & aon_auto_block_out_ctl_i.key2_out_sel.q) ? aon_auto_block_out_ctl_i.key2_out_value.q : key2_int_i)
             -----------------------------1-----------------------------
-1-StatusTests
0CoveredT1,T4,T2
1CoveredT16,T54,T56

 LINE       55
 SUB-EXPRESSION (aon_ab_cond_met & aon_auto_block_out_ctl_i.key2_out_sel.q)
                 -------1-------   -------------------2-------------------
-1--2-StatusTests
01CoveredT16,T28,T24
10CoveredT56,T59,T61
11CoveredT16,T54,T56

Branch Coverage for Module : sysrst_ctrl_autoblock
Line No.TotalCoveredPercent
Branches 6 6 100.00
TERNARY 51 2 2 100.00
TERNARY 53 2 2 100.00
TERNARY 55 2 2 100.00


51 assign key0_out_hw_o = (aon_ab_cond_met & aon_auto_block_out_ctl_i.key0_out_sel.q) ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T16,T56,T31
0 Covered T1,T4,T2


53 assign key1_out_hw_o = (aon_ab_cond_met & aon_auto_block_out_ctl_i.key1_out_sel.q) ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T54,T56,T59
0 Covered T1,T4,T2


55 assign key2_out_hw_o = (aon_ab_cond_met & aon_auto_block_out_ctl_i.key2_out_sel.q) ? -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T16,T54,T56
0 Covered T1,T4,T2

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%