dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.usbdev_avfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
62.63 86.36 41.67 62.50 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
60.10 82.50 41.67 56.25 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
72.77 83.19 35.82 89.69 55.17 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 63.89 77.78 50.00


Module Instance : tb.dut.usbdev_rxfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
63.30 90.91 42.31 60.00 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
60.72 85.00 42.31 55.56 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
72.77 83.19 35.82 89.69 55.17 100.00 dut


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 63.89 77.78 50.00


Module Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[0].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 gen_dfifo[1].fifo_d


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
62.17 86.36 42.31 60.00 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
60.09 82.50 42.31 55.56 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
60.72 75.38 38.94 50.00 78.57 gen_no_stubbed_memory.u_tlul2sram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 63.89 77.78 50.00

Go back
Module Instances:
tb.dut.usbdev_avfifo
tb.dut.usbdev_rxfifo
tb.dut.u_reg.u_socket.fifo_h.reqfifo
tb.dut.u_reg.u_socket.fifo_h.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Line Coverage for Instance : tb.dut.usbdev_avfifo
Line No.TotalCoveredPercent
TOTAL221986.36
ALWAYS7044100.00
CONT_ASSIGN8411100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN8611100.00
CONT_ASSIGN8711100.00
CONT_ASSIGN8811100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN9811100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN14511100.00
CONT_ASSIGN14611100.00
CONT_ASSIGN16211100.00
ALWAYS1652150.00
CONT_ASSIGN175100.00
CONT_ASSIGN17611100.00
CONT_ASSIGN182100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
70 1 1
71 1 1
72 1 1
73 1 1
MISSING_ELSE
84 1 1
85 1 1
86 1 1
87 1 1
88 1 1
92 1 1
93 1 1
98 1 1
99 1 1
100 1 1
145 1 1
146 1 1
162 1 1
165 1 1
166 0 1
MISSING_ELSE
175 0 1
176 1 1
182 0 1


Cond Coverage for Instance : tb.dut.usbdev_avfifo
TotalCoveredPercent
Conditions241041.67
Logical241041.67
Non-Logical00
Event00

 LINE       88
 EXPRESSION 
 Number  Term
      1  gen_normal_fifo.full ? (4'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((4'(gen_normal_fifo.wptr_value) - 4'(gen_normal_fifo.rptr_value))) : (((4'(Depth) - 4'(gen_normal_fifo.rptr_value)) + 4'(gen_normal_fifo.wptr_value)))))
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

 LINE       88
 SUB-EXPRESSION 
 Number  Term
      1  (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((4'(gen_normal_fifo.wptr_value) - 4'(gen_normal_fifo.rptr_value))) : (((4'(Depth) - 4'(gen_normal_fifo.rptr_value)) + 4'(gen_normal_fifo.wptr_value))))
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

 LINE       88
 SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
                ---------------------------1--------------------------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

 LINE       92
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111Not Covered

 LINE       93
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       98
 EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
             ------------1------------   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       100
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       145
 EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
            ------------------------------------------------------1------------------------------------------------------
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

 LINE       146
 EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
            ----------------------------1---------------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.usbdev_avfifo
Line No.TotalCoveredPercent
Branches 8 5 62.50
TERNARY 88 3 1 33.33
IF 70 3 3 100.00
IF 165 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 88 (gen_normal_fifo.full) ? -2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?

Branches:
-1--2-StatusTests
1 - Not Covered
0 1 Covered T1,T2,T3
0 0 Not Covered


LineNo. Expression -1-: 70 if ((!rst_ni)) -2-: 72 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 165 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_avfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 29757 0 0 0
DepthKnown_A 29757 25765 0 0
RvalidKnown_A 29757 25765 0 0
WreadyKnown_A 29757 25765 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 29757 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 29757 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 29757 25765 0 0
T1 4025 3226 0 0
T2 7154 5589 0 0
T3 4780 3977 0 0
T4 13798 12973 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 29757 25765 0 0
T1 4025 3226 0 0
T2 7154 5589 0 0
T3 4780 3977 0 0
T4 13798 12973 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 29757 25765 0 0
T1 4025 3226 0 0
T2 7154 5589 0 0
T3 4780 3977 0 0
T4 13798 12973 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 29757 0 0 0

Line Coverage for Instance : tb.dut.usbdev_rxfifo
Line No.TotalCoveredPercent
TOTAL222090.91
ALWAYS7044100.00
CONT_ASSIGN8411100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN8611100.00
CONT_ASSIGN8711100.00
CONT_ASSIGN8811100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN9811100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN14511100.00
CONT_ASSIGN14611100.00
CONT_ASSIGN16211100.00
ALWAYS1652150.00
CONT_ASSIGN175100.00
CONT_ASSIGN17611100.00
CONT_ASSIGN18011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
70 1 1
71 1 1
72 1 1
73 1 1
MISSING_ELSE
84 1 1
85 1 1
86 1 1
87 1 1
88 1 1
92 1 1
93 1 1
98 1 1
99 1 1
100 1 1
145 1 1
146 1 1
162 1 1
165 1 1
166 0 1
MISSING_ELSE
175 0 1
176 1 1
180 1 1


Cond Coverage for Instance : tb.dut.usbdev_rxfifo
TotalCoveredPercent
Conditions261142.31
Logical261142.31
Non-Logical00
Event00

 LINE       88
 EXPRESSION 
 Number  Term
      1  gen_normal_fifo.full ? (4'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((4'(gen_normal_fifo.wptr_value) - 4'(gen_normal_fifo.rptr_value))) : (((4'(Depth) - 4'(gen_normal_fifo.rptr_value)) + 4'(gen_normal_fifo.wptr_value)))))
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

 LINE       88
 SUB-EXPRESSION 
 Number  Term
      1  (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((4'(gen_normal_fifo.wptr_value) - 4'(gen_normal_fifo.rptr_value))) : (((4'(Depth) - 4'(gen_normal_fifo.rptr_value)) + 4'(gen_normal_fifo.wptr_value))))
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

 LINE       88
 SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
                ---------------------------1--------------------------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

 LINE       92
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111Not Covered

 LINE       93
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       98
 EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
             ------------1------------   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       100
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       145
 EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
            ------------------------------------------------------1------------------------------------------------------
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

 LINE       146
 EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
            ----------------------------1---------------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

 LINE       180
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.usbdev_rxfifo
Line No.TotalCoveredPercent
Branches 10 6 60.00
TERNARY 88 3 1 33.33
TERNARY 180 2 1 50.00
IF 70 3 3 100.00
IF 165 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 88 (gen_normal_fifo.full) ? -2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?

Branches:
-1--2-StatusTests
1 - Not Covered
0 1 Covered T1,T2,T3
0 0 Not Covered


LineNo. Expression -1-: 180 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 70 if ((!rst_ni)) -2-: 72 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 165 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.usbdev_rxfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 29757 0 0 0
DepthKnown_A 29757 25765 0 0
RvalidKnown_A 29757 25765 0 0
WreadyKnown_A 29757 25765 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 29757 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 29757 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 29757 25765 0 0
T1 4025 3226 0 0
T2 7154 5589 0 0
T3 4780 3977 0 0
T4 13798 12973 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 29757 25765 0 0
T1 4025 3226 0 0
T2 7154 5589 0 0
T3 4780 3977 0 0
T4 13798 12973 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 29757 25765 0 0
T1 4025 3226 0 0
T2 7154 5589 0 0
T3 4780 3977 0 0
T4 13798 12973 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 29757 0 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 748939 185113 0 0
DepthKnown_A 748939 716757 0 0
RvalidKnown_A 748939 716757 0 0
WreadyKnown_A 748939 716757 0 0
gen_passthru_fifo.paramCheckPass 153 153 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 748939 185113 0 0
T1 4025 3 0 0
T2 7154 3 0 0
T3 4780 3 0 0
T4 13798 3 0 0
T5 3463 416 0 0
T6 1169 40 0 0
T7 5727 833 0 0
T8 3511 464 0 0
T9 5831 2608 0 0
T10 3708 2211 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 748939 716757 0 0
T1 4025 3226 0 0
T2 7154 5589 0 0
T3 4780 3977 0 0
T4 13798 12973 0 0
T5 3463 3410 0 0
T6 1169 1110 0 0
T7 5727 5630 0 0
T8 3511 3444 0 0
T9 5831 5746 0 0
T10 3708 3614 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 748939 716757 0 0
T1 4025 3226 0 0
T2 7154 5589 0 0
T3 4780 3977 0 0
T4 13798 12973 0 0
T5 3463 3410 0 0
T6 1169 1110 0 0
T7 5727 5630 0 0
T8 3511 3444 0 0
T9 5831 5746 0 0
T10 3708 3614 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 748939 716757 0 0
T1 4025 3226 0 0
T2 7154 5589 0 0
T3 4780 3977 0 0
T4 13798 12973 0 0
T5 3463 3410 0 0
T6 1169 1110 0 0
T7 5727 5630 0 0
T8 3511 3444 0 0
T9 5831 5746 0 0
T10 3708 3614 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 153 153 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 748939 182417 0 0
DepthKnown_A 748939 716757 0 0
RvalidKnown_A 748939 716757 0 0
WreadyKnown_A 748939 716757 0 0
gen_passthru_fifo.paramCheckPass 153 153 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 748939 182417 0 0
T1 4025 3 0 0
T2 7154 9 0 0
T3 4780 3 0 0
T4 13798 14 0 0
T5 3463 363 0 0
T6 1169 40 0 0
T7 5727 762 0 0
T8 3511 375 0 0
T9 5831 1308 0 0
T10 3708 1122 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 748939 716757 0 0
T1 4025 3226 0 0
T2 7154 5589 0 0
T3 4780 3977 0 0
T4 13798 12973 0 0
T5 3463 3410 0 0
T6 1169 1110 0 0
T7 5727 5630 0 0
T8 3511 3444 0 0
T9 5831 5746 0 0
T10 3708 3614 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 748939 716757 0 0
T1 4025 3226 0 0
T2 7154 5589 0 0
T3 4780 3977 0 0
T4 13798 12973 0 0
T5 3463 3410 0 0
T6 1169 1110 0 0
T7 5727 5630 0 0
T8 3511 3444 0 0
T9 5831 5746 0 0
T10 3708 3614 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 748939 716757 0 0
T1 4025 3226 0 0
T2 7154 5589 0 0
T3 4780 3977 0 0
T4 13798 12973 0 0
T5 3463 3410 0 0
T6 1169 1110 0 0
T7 5727 5630 0 0
T8 3511 3444 0 0
T9 5831 5746 0 0
T10 3708 3614 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 153 153 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 748939 26401 0 0
DepthKnown_A 748939 716757 0 0
RvalidKnown_A 748939 716757 0 0
WreadyKnown_A 748939 716757 0 0
gen_passthru_fifo.paramCheckPass 153 153 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 748939 26401 0 0
T7 5727 278 0 0
T9 5831 509 0 0
T11 2252 979 0 0
T12 2453 77 0 0
T13 5505 277 0 0
T14 3068 1939 0 0
T15 0 304 0 0
T16 0 1535 0 0
T17 0 1937 0 0
T18 0 1118 0 0
T19 7133 0 0 0
T20 15177 0 0 0
T21 19971 0 0 0
T22 3365 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 748939 716757 0 0
T1 4025 3226 0 0
T2 7154 5589 0 0
T3 4780 3977 0 0
T4 13798 12973 0 0
T5 3463 3410 0 0
T6 1169 1110 0 0
T7 5727 5630 0 0
T8 3511 3444 0 0
T9 5831 5746 0 0
T10 3708 3614 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 748939 716757 0 0
T1 4025 3226 0 0
T2 7154 5589 0 0
T3 4780 3977 0 0
T4 13798 12973 0 0
T5 3463 3410 0 0
T6 1169 1110 0 0
T7 5727 5630 0 0
T8 3511 3444 0 0
T9 5831 5746 0 0
T10 3708 3614 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 748939 716757 0 0
T1 4025 3226 0 0
T2 7154 5589 0 0
T3 4780 3977 0 0
T4 13798 12973 0 0
T5 3463 3410 0 0
T6 1169 1110 0 0
T7 5727 5630 0 0
T8 3511 3444 0 0
T9 5831 5746 0 0
T10 3708 3614 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 153 153 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 748939 32528 0 0
DepthKnown_A 748939 716757 0 0
RvalidKnown_A 748939 716757 0 0
WreadyKnown_A 748939 716757 0 0
gen_passthru_fifo.paramCheckPass 153 153 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 748939 32528 0 0
T7 5727 268 0 0
T9 5831 391 0 0
T11 2252 490 0 0
T12 2453 68 0 0
T13 5505 267 0 0
T14 3068 970 0 0
T15 0 236 0 0
T16 0 1535 0 0
T17 0 969 0 0
T18 0 1019 0 0
T19 7133 0 0 0
T20 15177 0 0 0
T21 19971 0 0 0
T22 3365 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 748939 716757 0 0
T1 4025 3226 0 0
T2 7154 5589 0 0
T3 4780 3977 0 0
T4 13798 12973 0 0
T5 3463 3410 0 0
T6 1169 1110 0 0
T7 5727 5630 0 0
T8 3511 3444 0 0
T9 5831 5746 0 0
T10 3708 3614 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 748939 716757 0 0
T1 4025 3226 0 0
T2 7154 5589 0 0
T3 4780 3977 0 0
T4 13798 12973 0 0
T5 3463 3410 0 0
T6 1169 1110 0 0
T7 5727 5630 0 0
T8 3511 3444 0 0
T9 5831 5746 0 0
T10 3708 3614 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 748939 716757 0 0
T1 4025 3226 0 0
T2 7154 5589 0 0
T3 4780 3977 0 0
T4 13798 12973 0 0
T5 3463 3410 0 0
T6 1169 1110 0 0
T7 5727 5630 0 0
T8 3511 3444 0 0
T9 5831 5746 0 0
T10 3708 3614 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 153 153 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 748939 149920 0 0
DepthKnown_A 748939 716757 0 0
RvalidKnown_A 748939 716757 0 0
WreadyKnown_A 748939 716757 0 0
gen_passthru_fifo.paramCheckPass 153 153 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 748939 149920 0 0
T1 4025 3 0 0
T2 7154 3 0 0
T3 4780 3 0 0
T4 13798 3 0 0
T5 3463 416 0 0
T6 1169 40 0 0
T7 5727 514 0 0
T8 3511 464 0 0
T9 5831 1562 0 0
T10 3708 2211 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 748939 716757 0 0
T1 4025 3226 0 0
T2 7154 5589 0 0
T3 4780 3977 0 0
T4 13798 12973 0 0
T5 3463 3410 0 0
T6 1169 1110 0 0
T7 5727 5630 0 0
T8 3511 3444 0 0
T9 5831 5746 0 0
T10 3708 3614 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 748939 716757 0 0
T1 4025 3226 0 0
T2 7154 5589 0 0
T3 4780 3977 0 0
T4 13798 12973 0 0
T5 3463 3410 0 0
T6 1169 1110 0 0
T7 5727 5630 0 0
T8 3511 3444 0 0
T9 5831 5746 0 0
T10 3708 3614 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 748939 716757 0 0
T1 4025 3226 0 0
T2 7154 5589 0 0
T3 4780 3977 0 0
T4 13798 12973 0 0
T5 3463 3410 0 0
T6 1169 1110 0 0
T7 5727 5630 0 0
T8 3511 3444 0 0
T9 5831 5746 0 0
T10 3708 3614 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 153 153 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 748939 149889 0 0
DepthKnown_A 748939 716757 0 0
RvalidKnown_A 748939 716757 0 0
WreadyKnown_A 748939 716757 0 0
gen_passthru_fifo.paramCheckPass 153 153 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 748939 149889 0 0
T1 4025 3 0 0
T2 7154 9 0 0
T3 4780 3 0 0
T4 13798 14 0 0
T5 3463 363 0 0
T6 1169 40 0 0
T7 5727 494 0 0
T8 3511 375 0 0
T9 5831 917 0 0
T10 3708 1122 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 748939 716757 0 0
T1 4025 3226 0 0
T2 7154 5589 0 0
T3 4780 3977 0 0
T4 13798 12973 0 0
T5 3463 3410 0 0
T6 1169 1110 0 0
T7 5727 5630 0 0
T8 3511 3444 0 0
T9 5831 5746 0 0
T10 3708 3614 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 748939 716757 0 0
T1 4025 3226 0 0
T2 7154 5589 0 0
T3 4780 3977 0 0
T4 13798 12973 0 0
T5 3463 3410 0 0
T6 1169 1110 0 0
T7 5727 5630 0 0
T8 3511 3444 0 0
T9 5831 5746 0 0
T10 3708 3614 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 748939 716757 0 0
T1 4025 3226 0 0
T2 7154 5589 0 0
T3 4780 3977 0 0
T4 13798 12973 0 0
T5 3463 3410 0 0
T6 1169 1110 0 0
T7 5727 5630 0 0
T8 3511 3444 0 0
T9 5831 5746 0 0
T10 3708 3614 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 153 153 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Line No.TotalCoveredPercent
TOTAL221986.36
ALWAYS7044100.00
CONT_ASSIGN8411100.00
CONT_ASSIGN8511100.00
CONT_ASSIGN8611100.00
CONT_ASSIGN8711100.00
CONT_ASSIGN8811100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN9811100.00
CONT_ASSIGN9911100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN14511100.00
CONT_ASSIGN14611100.00
CONT_ASSIGN154100.00
ALWAYS1572150.00
CONT_ASSIGN175100.00
CONT_ASSIGN17611100.00
CONT_ASSIGN18011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
70 1 1
71 1 1
72 1 1
73 1 1
MISSING_ELSE
84 1 1
85 1 1
86 1 1
87 1 1
88 1 1
92 1 1
93 1 1
98 1 1
99 1 1
100 1 1
145 1 1
146 1 1
154 0 1
157 1 1
158 0 1
MISSING_ELSE
175 0 1
176 1 1
180 1 1


Cond Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
TotalCoveredPercent
Conditions261142.31
Logical261142.31
Non-Logical00
Event00

 LINE       88
 EXPRESSION 
 Number  Term
      1  gen_normal_fifo.full ? (1'(Depth)) : ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value)))))
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

 LINE       88
 SUB-EXPRESSION 
 Number  Term
      1  (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb) ? ((1'(gen_normal_fifo.wptr_value) - 1'(gen_normal_fifo.rptr_value))) : (((1'(Depth) - 1'(gen_normal_fifo.rptr_value)) + 1'(gen_normal_fifo.wptr_value))))
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

 LINE       88
 SUB-EXPRESSION (gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)
                ---------------------------1--------------------------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

 LINE       92
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111Not Covered

 LINE       93
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       98
 EXPRESSION (((~gen_normal_fifo.full)) & ((~gen_normal_fifo.under_rst)))
             ------------1------------   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       100
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       145
 EXPRESSION (gen_normal_fifo.fifo_wptr == (gen_normal_fifo.fifo_rptr ^ {1'b1, {(gen_normal_fifo.PTR_WIDTH - 1) {1'b0}}}))
            ------------------------------------------------------1------------------------------------------------------
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

 LINE       146
 EXPRESSION (gen_normal_fifo.fifo_wptr == gen_normal_fifo.fifo_rptr)
            ----------------------------1---------------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T3

 LINE       180
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
Line No.TotalCoveredPercent
Branches 10 6 60.00
TERNARY 88 3 1 33.33
TERNARY 180 2 1 50.00
IF 70 3 3 100.00
IF 165 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 88 (gen_normal_fifo.full) ? -2-: 88 ((gen_normal_fifo.wptr_msb == gen_normal_fifo.rptr_msb)) ?

Branches:
-1--2-StatusTests
1 - Not Covered
0 1 Covered T1,T2,T3
0 0 Not Covered


LineNo. Expression -1-: 180 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 70 if ((!rst_ni)) -2-: 72 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 165 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.gen_no_stubbed_memory.u_tlul2sram.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 29757 0 0 0
DepthKnown_A 29757 25765 0 0
RvalidKnown_A 29757 25765 0 0
WreadyKnown_A 29757 25765 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 29757 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 29757 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 29757 25765 0 0
T1 4025 3226 0 0
T2 7154 5589 0 0
T3 4780 3977 0 0
T4 13798 12973 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 29757 25765 0 0
T1 4025 3226 0 0
T2 7154 5589 0 0
T3 4780 3977 0 0
T4 13798 12973 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 29757 25765 0 0
T1 4025 3226 0 0
T2 7154 5589 0 0
T3 4780 3977 0 0
T4 13798 12973 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 29757 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%