| | | | | | | |
prim_sync_reqack |
34.72 |
72.22 |
16.67 |
|
|
50.00 |
0.00 |
prim_reg_cdc_arb |
39.57 |
49.67 |
65.12 |
|
|
43.48 |
0.00 |
prim_reg_cdc_arb |
21.74 |
|
|
|
|
43.48 |
0.00 |
prim_reg_cdc_arb ( parameter DataWidth=11,ResetVal=0,DstWrReq=1 ) |
48.12 |
66.00 |
30.23 |
|
|
|
|
prim_reg_cdc_arb ( parameter DataWidth=2,ResetVal=0,DstWrReq=0 ) |
66.67 |
33.33 |
100.00 |
|
|
|
|
usbdev_counter |
55.95 |
81.58 |
26.67 |
|
|
59.60 |
|
usbdev_counter ( parameter NEndpoints=1,NEvents=4,Width=8,EpW=1 ) |
57.70 |
84.21 |
33.33 |
|
|
55.56 |
|
usbdev_counter ( parameter NEndpoints=12,NEvents=1,Width=8,EpW=4 ) |
84.21 |
84.21 |
|
|
|
|
|
usbdev_counter ( parameter NEndpoints=12,NEvents=3,Width=8,EpW=4 ) |
78.95 |
78.95 |
|
|
|
|
|
usbdev_counter ( parameter NEndpoints=12,NEvents=4,Width=8,EpW=4 ) |
78.95 |
78.95 |
|
|
|
|
|
usbdev_counter ( parameter NEndpoints=12,NEvents=4,Width=8,EpW=4 + NEndpoints=12,NEvents=3,Width=8,EpW=4 + NEndpoints=12,NEvents=1,Width=8,EpW=4 ) |
41.82 |
|
20.00 |
|
|
63.64 |
|
usbdev_linkstate |
78.42 |
85.58 |
86.96 |
|
48.15 |
71.43 |
100.00 |
prim_generic_clock_mux2 |
83.33 |
100.00 |
100.00 |
|
|
|
50.00 |
usb_fs_tx |
85.86 |
95.11 |
84.48 |
|
58.82 |
90.91 |
100.00 |
usb_fs_nb_in_pe |
89.73 |
95.83 |
87.83 |
|
75.00 |
90.00 |
100.00 |
usbdev |
89.84 |
93.83 |
70.15 |
93.58 |
|
91.67 |
100.00 |
prim_intr_hw |
90.35 |
95.00 |
76.39 |
|
|
90.00 |
100.00 |
prim_intr_hw |
100.00 |
|
|
|
|
|
100.00 |
prim_intr_hw ( parameter Width=1,FlopOutput=1,IntrT="Event" ) |
91.67 |
100.00 |
75.00 |
|
|
100.00 |
|
prim_intr_hw ( parameter Width=1,FlopOutput=1,IntrT="Status" ) |
82.59 |
90.00 |
77.78 |
|
|
80.00 |
|
usb_fs_nb_out_pe |
90.91 |
93.65 |
82.84 |
|
87.50 |
90.57 |
100.00 |
prim_fifo_sync |
91.91 |
100.00 |
67.63 |
|
|
100.00 |
100.00 |
prim_fifo_sync |
100.00 |
|
|
|
|
|
100.00 |
prim_fifo_sync ( parameter Width=108,Pass=1,Depth=0,OutputZeroIfEmpty=1,Secure=0,DepthW=1 + Width=65,Pass=1,Depth=0,OutputZeroIfEmpty=1,Secure=0,DepthW=1 ) |
100.00 |
100.00 |
|
|
|
|
|
prim_fifo_sync ( parameter Width=17,Pass=0,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 + Width=5,Pass=0,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 ) |
100.00 |
100.00 |
|
|
|
|
|
prim_fifo_sync ( parameter Width=17,Pass=0,Depth=8,OutputZeroIfEmpty=1,Secure=0,DepthW=4,gen_normal_fifo.PtrW=3 ) |
100.00 |
100.00 |
|
|
|
|
|
prim_fifo_sync ( parameter Width=17,Pass=0,Depth=8,OutputZeroIfEmpty=1,Secure=0,DepthW=4,gen_normal_fifo.PtrW=3 + Width=17,Pass=0,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 ) |
68.75 |
|
68.75 |
|
|
|
|
prim_fifo_sync ( parameter Width=17,Pass=0,Depth=8,OutputZeroIfEmpty=1,Secure=0,DepthW=4,gen_normal_fifo.PtrW=3 + Width=17,Pass=0,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 + Width=5,Pass=0,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 ) |
100.00 |
|
|
|
|
100.00 |
|
prim_fifo_sync ( parameter Width=40,Pass=1,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 ) |
91.67 |
100.00 |
75.00 |
|
|
100.00 |
|
prim_fifo_sync ( parameter Width=5,Pass=0,Depth=1,OutputZeroIfEmpty=1,Secure=0,DepthW=1,gen_normal_fifo.PtrW=1 ) |
62.50 |
|
62.50 |
|
|
|
|
prim_fifo_sync ( parameter Width=5,Pass=0,Depth=4,OutputZeroIfEmpty=0,Secure=0,DepthW=3,gen_normal_fifo.PtrW=2 + Width=5,Pass=0,Depth=8,OutputZeroIfEmpty=0,Secure=0,DepthW=4,gen_normal_fifo.PtrW=3 ) |
88.10 |
100.00 |
64.29 |
|
|
100.00 |
|
tlul_adapter_sram |
92.37 |
98.55 |
78.63 |
|
|
92.31 |
100.00 |
prim_reg_cdc |
92.86 |
100.00 |
71.43 |
|
|
100.00 |
100.00 |
prim_subreg_arb |
94.44 |
83.33 |
100.00 |
|
|
100.00 |
|
prim_subreg_arb |
100.00 |
|
|
|
|
100.00 |
|
prim_subreg_arb ( parameter DW=1,SwAccess=0,Mubi=0 ) |
100.00 |
|
100.00 |
|
|
|
|
prim_subreg_arb ( parameter DW=1,SwAccess=0,Mubi=0 + DW=7,SwAccess=0,Mubi=0 + DW=5,SwAccess=0,Mubi=0 ) |
100.00 |
100.00 |
|
|
|
|
|
prim_subreg_arb ( parameter DW=1,SwAccess=1,Mubi=0 ) |
50.00 |
50.00 |
|
|
|
|
|
prim_subreg_arb ( parameter DW=1,SwAccess=3,Mubi=0 ) |
100.00 |
100.00 |
100.00 |
|
|
|
|
prim_subreg_arb ( parameter DW=5,SwAccess=0,Mubi=0 ) |
100.00 |
|
100.00 |
|
|
|
|
prim_subreg_arb ( parameter DW=7,SwAccess=0,Mubi=0 ) |
100.00 |
|
100.00 |
|
|
|
|
usb_fs_nb_pe |
94.44 |
100.00 |
83.33 |
|
|
|
100.00 |
usb_fs_rx |
94.94 |
99.51 |
91.75 |
|
|
93.55 |
|
usbdev_usbif |
95.06 |
96.55 |
92.77 |
|
|
90.91 |
100.00 |
prim_generic_ram_1p |
95.24 |
85.71 |
|
|
|
100.00 |
100.00 |
tlul_rsp_intg_gen |
95.83 |
91.67 |
|
|
|
|
100.00 |
tlul_rsp_intg_gen |
100.00 |
|
|
|
|
|
100.00 |
tlul_rsp_intg_gen ( parameter EnableRspIntgGen=0,EnableDataIntgGen=0 ) |
83.33 |
83.33 |
|
|
|
|
|
tlul_rsp_intg_gen ( parameter EnableRspIntgGen=1,EnableDataIntgGen=1 ) |
100.00 |
100.00 |
|
|
|
|
|
prim_fifo_sync_cnt |
96.89 |
97.33 |
93.33 |
|
|
100.00 |
|
prim_fifo_sync_cnt |
100.00 |
|
|
|
|
100.00 |
|
prim_fifo_sync_cnt ( parameter Depth=1,Secure=0,PtrW=1,DepthW=1,WrapPtrW=2 ) |
86.00 |
92.00 |
80.00 |
|
|
|
|
prim_fifo_sync_cnt ( parameter Depth=4,Secure=0,PtrW=2,DepthW=3,WrapPtrW=3 ) |
100.00 |
100.00 |
100.00 |
|
|
|
|
prim_fifo_sync_cnt ( parameter Depth=8,Secure=0,PtrW=3,DepthW=4,WrapPtrW=4 ) |
100.00 |
100.00 |
100.00 |
|
|
|
|
tlul_socket_1n |
97.67 |
98.21 |
97.73 |
|
|
94.74 |
100.00 |
tlul_adapter_reg |
98.98 |
100.00 |
95.92 |
|
|
100.00 |
100.00 |
usbdev_reg_top |
99.47 |
99.76 |
98.11 |
|
|
100.00 |
100.00 |
tlul_data_integ_dec |
100.00 |
100.00 |
|
|
|
|
|
tlul_cmd_intg_chk |
100.00 |
100.00 |
|
|
|
|
100.00 |
prim_alert_sender |
100.00 |
|
|
100.00 |
|
|
|
usb_fs_tx_mux |
100.00 |
100.00 |
100.00 |
|
|
100.00 |
|
tlul_fifo_sync |
100.00 |
|
100.00 |
|
|
100.00 |
|
prim_edge_detector |
100.00 |
100.00 |
|
|
|
100.00 |
|
tlul_assert |
100.00 |
100.00 |
|
|
|
100.00 |
100.00 |
prim_onehot_check |
100.00 |
|
|
100.00 |
|
|
|
prim_subreg |
100.00 |
100.00 |
100.00 |
|
|
100.00 |
|
prim_subreg |
100.00 |
100.00 |
|
|
|
100.00 |
|
prim_subreg ( parameter DW=1,SwAccess=1,RESVAL=0,Mubi=0 + DW=1,SwAccess=3,RESVAL=0,Mubi=0 + DW=1,SwAccess=0,RESVAL,Mubi=0 ) |
100.00 |
|
100.00 |
|
|
|
|
prim_subreg ( parameter DW=5,SwAccess=0,RESVAL=0,Mubi=0 ) |
100.00 |
|
100.00 |
|
|
|
|
prim_subreg ( parameter DW=7,SwAccess=0,RESVAL=0,Mubi=0 ) |
100.00 |
|
100.00 |
|
|
|
|
prim_filter |
100.00 |
100.00 |
100.00 |
|
|
100.00 |
|
prim_secded_inv_39_32_dec |
100.00 |
|
|
100.00 |
|
|
|
prim_generic_buf |
100.00 |
100.00 |
|
|
|
|
|
prim_pulse_sync |
100.00 |
100.00 |
100.00 |
|
|
100.00 |
100.00 |
prim_subreg_ext |
100.00 |
100.00 |
|
|
|
|
|
prim_secded_inv_39_32_enc |
100.00 |
100.00 |
|
|
|
|
|
tlul_sram_byte |
100.00 |
100.00 |
|
|
|
|
|
tlul_err |
100.00 |
100.00 |
100.00 |
|
|
100.00 |
100.00 |
prim_secded_inv_64_57_enc |
100.00 |
100.00 |
|
|
|
|
|
prim_secded_inv_64_57_dec |
100.00 |
|
|
100.00 |
|
|
|
prim_ram_1p_adv |
100.00 |
100.00 |
100.00 |
|
|
100.00 |
100.00 |
usbdev_iomux |
100.00 |
100.00 |
|
|
|
100.00 |
|
prim_generic_flop |
100.00 |
100.00 |
|
|
|
100.00 |
|
usbdev_csr_assert_fpv |
100.00 |
|
|
|
|
|
100.00 |
tlul_data_integ_enc |
|
|
|
|
|
|
|
prim_reg_we_check |
|
|
|
|
|
|
|
prim_clock_mux2 |
|
|
|
|
|
|
|
prim_buf |
|
|
|
|
|
|
|
prim_flop |
|
|
|
|
|
|
|
prim_flop_2sync |
|
|
|
|
|
|
|
tb |
|
|
|
|
|
|
|
prim_ram_1p |
|
|
|
|
|
|
|