Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T13,T20,T29 |
1 | 1 | Covered | T18,T19,T34 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T18,T19,T34 |
1 | 1 | Covered | T13,T20,T29 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
491861250 |
11579 |
0 |
0 |
T13 |
1082570 |
49 |
0 |
0 |
T18 |
8506684 |
261 |
0 |
0 |
T19 |
2284208 |
98 |
0 |
0 |
T20 |
1112181 |
49 |
0 |
0 |
T32 |
17943528 |
49 |
0 |
0 |
T34 |
15251655 |
590 |
0 |
0 |
T35 |
18137782 |
49 |
0 |
0 |
T44 |
1214410 |
49 |
0 |
0 |
T59 |
1988496 |
98 |
0 |
0 |
T60 |
1853776 |
98 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
511907572 |
11579 |
0 |
0 |
T13 |
1126252 |
49 |
0 |
0 |
T18 |
8854408 |
261 |
0 |
0 |
T19 |
2377211 |
98 |
0 |
0 |
T20 |
1157303 |
49 |
0 |
0 |
T32 |
18678043 |
49 |
0 |
0 |
T34 |
15875448 |
590 |
0 |
0 |
T35 |
18880199 |
49 |
0 |
0 |
T44 |
1263471 |
49 |
0 |
0 |
T59 |
2069488 |
98 |
0 |
0 |
T60 |
1929269 |
98 |
0 |
0 |