Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T13,T20,T29 |
1 | 1 | Covered | T18,T19,T34 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T18,T19,T34 |
1 | 1 | Covered | T13,T20,T29 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219378 |
324 |
0 |
0 |
T13 |
698 |
1 |
0 |
0 |
T18 |
3292 |
9 |
0 |
0 |
T19 |
1064 |
2 |
0 |
0 |
T20 |
597 |
1 |
0 |
0 |
T32 |
6432 |
1 |
0 |
0 |
T34 |
5727 |
14 |
0 |
0 |
T35 |
6526 |
1 |
0 |
0 |
T44 |
754 |
1 |
0 |
0 |
T59 |
912 |
2 |
0 |
0 |
T60 |
856 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20265700 |
324 |
0 |
0 |
T13 |
44380 |
1 |
0 |
0 |
T18 |
351016 |
9 |
0 |
0 |
T19 |
94067 |
2 |
0 |
0 |
T20 |
45719 |
1 |
0 |
0 |
T32 |
740947 |
1 |
0 |
0 |
T34 |
629520 |
14 |
0 |
0 |
T35 |
748943 |
1 |
0 |
0 |
T44 |
49815 |
1 |
0 |
0 |
T59 |
81904 |
2 |
0 |
0 |
T60 |
76349 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T13,T20,T29 |
1 | 1 | Covered | T18,T19,T34 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T18,T19,T34 |
1 | 1 | Covered | T13,T20,T29 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20265700 |
324 |
0 |
0 |
T13 |
44380 |
1 |
0 |
0 |
T18 |
351016 |
9 |
0 |
0 |
T19 |
94067 |
2 |
0 |
0 |
T20 |
45719 |
1 |
0 |
0 |
T32 |
740947 |
1 |
0 |
0 |
T34 |
629520 |
14 |
0 |
0 |
T35 |
748943 |
1 |
0 |
0 |
T44 |
49815 |
1 |
0 |
0 |
T59 |
81904 |
2 |
0 |
0 |
T60 |
76349 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219378 |
324 |
0 |
0 |
T13 |
698 |
1 |
0 |
0 |
T18 |
3292 |
9 |
0 |
0 |
T19 |
1064 |
2 |
0 |
0 |
T20 |
597 |
1 |
0 |
0 |
T32 |
6432 |
1 |
0 |
0 |
T34 |
5727 |
14 |
0 |
0 |
T35 |
6526 |
1 |
0 |
0 |
T44 |
754 |
1 |
0 |
0 |
T59 |
912 |
2 |
0 |
0 |
T60 |
856 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T13,T20,T29 |
1 | 1 | Covered | T18,T19,T34 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T18,T19,T34 |
1 | 1 | Covered | T13,T20,T29 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219378 |
214 |
0 |
0 |
T13 |
698 |
1 |
0 |
0 |
T18 |
3292 |
3 |
0 |
0 |
T19 |
1064 |
2 |
0 |
0 |
T20 |
597 |
1 |
0 |
0 |
T32 |
6432 |
1 |
0 |
0 |
T34 |
5727 |
4 |
0 |
0 |
T35 |
6526 |
1 |
0 |
0 |
T44 |
754 |
1 |
0 |
0 |
T59 |
912 |
2 |
0 |
0 |
T60 |
856 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20265700 |
214 |
0 |
0 |
T13 |
44380 |
1 |
0 |
0 |
T18 |
351016 |
3 |
0 |
0 |
T19 |
94067 |
2 |
0 |
0 |
T20 |
45719 |
1 |
0 |
0 |
T32 |
740947 |
1 |
0 |
0 |
T34 |
629520 |
4 |
0 |
0 |
T35 |
748943 |
1 |
0 |
0 |
T44 |
49815 |
1 |
0 |
0 |
T59 |
81904 |
2 |
0 |
0 |
T60 |
76349 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T13,T20,T29 |
1 | 1 | Covered | T18,T19,T34 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T18,T19,T34 |
1 | 1 | Covered | T13,T20,T29 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20265700 |
214 |
0 |
0 |
T13 |
44380 |
1 |
0 |
0 |
T18 |
351016 |
3 |
0 |
0 |
T19 |
94067 |
2 |
0 |
0 |
T20 |
45719 |
1 |
0 |
0 |
T32 |
740947 |
1 |
0 |
0 |
T34 |
629520 |
4 |
0 |
0 |
T35 |
748943 |
1 |
0 |
0 |
T44 |
49815 |
1 |
0 |
0 |
T59 |
81904 |
2 |
0 |
0 |
T60 |
76349 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219378 |
214 |
0 |
0 |
T13 |
698 |
1 |
0 |
0 |
T18 |
3292 |
3 |
0 |
0 |
T19 |
1064 |
2 |
0 |
0 |
T20 |
597 |
1 |
0 |
0 |
T32 |
6432 |
1 |
0 |
0 |
T34 |
5727 |
4 |
0 |
0 |
T35 |
6526 |
1 |
0 |
0 |
T44 |
754 |
1 |
0 |
0 |
T59 |
912 |
2 |
0 |
0 |
T60 |
856 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T13,T20,T29 |
1 | 1 | Covered | T18,T19,T34 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T18,T19,T34 |
1 | 1 | Covered | T13,T20,T29 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219378 |
225 |
0 |
0 |
T13 |
698 |
1 |
0 |
0 |
T18 |
3292 |
8 |
0 |
0 |
T19 |
1064 |
2 |
0 |
0 |
T20 |
597 |
1 |
0 |
0 |
T32 |
6432 |
1 |
0 |
0 |
T34 |
5727 |
21 |
0 |
0 |
T35 |
6526 |
1 |
0 |
0 |
T44 |
754 |
1 |
0 |
0 |
T59 |
912 |
2 |
0 |
0 |
T60 |
856 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20265700 |
225 |
0 |
0 |
T13 |
44380 |
1 |
0 |
0 |
T18 |
351016 |
8 |
0 |
0 |
T19 |
94067 |
2 |
0 |
0 |
T20 |
45719 |
1 |
0 |
0 |
T32 |
740947 |
1 |
0 |
0 |
T34 |
629520 |
21 |
0 |
0 |
T35 |
748943 |
1 |
0 |
0 |
T44 |
49815 |
1 |
0 |
0 |
T59 |
81904 |
2 |
0 |
0 |
T60 |
76349 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T13,T20,T29 |
1 | 1 | Covered | T18,T19,T34 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T18,T19,T34 |
1 | 1 | Covered | T13,T20,T29 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20265700 |
225 |
0 |
0 |
T13 |
44380 |
1 |
0 |
0 |
T18 |
351016 |
8 |
0 |
0 |
T19 |
94067 |
2 |
0 |
0 |
T20 |
45719 |
1 |
0 |
0 |
T32 |
740947 |
1 |
0 |
0 |
T34 |
629520 |
21 |
0 |
0 |
T35 |
748943 |
1 |
0 |
0 |
T44 |
49815 |
1 |
0 |
0 |
T59 |
81904 |
2 |
0 |
0 |
T60 |
76349 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219378 |
225 |
0 |
0 |
T13 |
698 |
1 |
0 |
0 |
T18 |
3292 |
8 |
0 |
0 |
T19 |
1064 |
2 |
0 |
0 |
T20 |
597 |
1 |
0 |
0 |
T32 |
6432 |
1 |
0 |
0 |
T34 |
5727 |
21 |
0 |
0 |
T35 |
6526 |
1 |
0 |
0 |
T44 |
754 |
1 |
0 |
0 |
T59 |
912 |
2 |
0 |
0 |
T60 |
856 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T13,T20,T29 |
1 | 1 | Covered | T18,T19,T34 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T18,T19,T34 |
1 | 1 | Covered | T13,T20,T29 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219378 |
209 |
0 |
0 |
T13 |
698 |
1 |
0 |
0 |
T18 |
3292 |
2 |
0 |
0 |
T19 |
1064 |
2 |
0 |
0 |
T20 |
597 |
1 |
0 |
0 |
T32 |
6432 |
1 |
0 |
0 |
T34 |
5727 |
11 |
0 |
0 |
T35 |
6526 |
1 |
0 |
0 |
T44 |
754 |
1 |
0 |
0 |
T59 |
912 |
2 |
0 |
0 |
T60 |
856 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20265700 |
209 |
0 |
0 |
T13 |
44380 |
1 |
0 |
0 |
T18 |
351016 |
2 |
0 |
0 |
T19 |
94067 |
2 |
0 |
0 |
T20 |
45719 |
1 |
0 |
0 |
T32 |
740947 |
1 |
0 |
0 |
T34 |
629520 |
11 |
0 |
0 |
T35 |
748943 |
1 |
0 |
0 |
T44 |
49815 |
1 |
0 |
0 |
T59 |
81904 |
2 |
0 |
0 |
T60 |
76349 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T13,T20,T29 |
1 | 1 | Covered | T18,T19,T34 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T18,T19,T34 |
1 | 1 | Covered | T13,T20,T29 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20265700 |
209 |
0 |
0 |
T13 |
44380 |
1 |
0 |
0 |
T18 |
351016 |
2 |
0 |
0 |
T19 |
94067 |
2 |
0 |
0 |
T20 |
45719 |
1 |
0 |
0 |
T32 |
740947 |
1 |
0 |
0 |
T34 |
629520 |
11 |
0 |
0 |
T35 |
748943 |
1 |
0 |
0 |
T44 |
49815 |
1 |
0 |
0 |
T59 |
81904 |
2 |
0 |
0 |
T60 |
76349 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219378 |
209 |
0 |
0 |
T13 |
698 |
1 |
0 |
0 |
T18 |
3292 |
2 |
0 |
0 |
T19 |
1064 |
2 |
0 |
0 |
T20 |
597 |
1 |
0 |
0 |
T32 |
6432 |
1 |
0 |
0 |
T34 |
5727 |
11 |
0 |
0 |
T35 |
6526 |
1 |
0 |
0 |
T44 |
754 |
1 |
0 |
0 |
T59 |
912 |
2 |
0 |
0 |
T60 |
856 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T13,T20,T29 |
1 | 1 | Covered | T18,T19,T34 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T18,T19,T34 |
1 | 1 | Covered | T13,T20,T29 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219378 |
263 |
0 |
0 |
T13 |
698 |
1 |
0 |
0 |
T18 |
3292 |
4 |
0 |
0 |
T19 |
1064 |
2 |
0 |
0 |
T20 |
597 |
1 |
0 |
0 |
T32 |
6432 |
1 |
0 |
0 |
T34 |
5727 |
19 |
0 |
0 |
T35 |
6526 |
1 |
0 |
0 |
T44 |
754 |
1 |
0 |
0 |
T59 |
912 |
2 |
0 |
0 |
T60 |
856 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20265700 |
263 |
0 |
0 |
T13 |
44380 |
1 |
0 |
0 |
T18 |
351016 |
4 |
0 |
0 |
T19 |
94067 |
2 |
0 |
0 |
T20 |
45719 |
1 |
0 |
0 |
T32 |
740947 |
1 |
0 |
0 |
T34 |
629520 |
19 |
0 |
0 |
T35 |
748943 |
1 |
0 |
0 |
T44 |
49815 |
1 |
0 |
0 |
T59 |
81904 |
2 |
0 |
0 |
T60 |
76349 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T13,T20,T29 |
1 | 1 | Covered | T18,T19,T34 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T18,T19,T34 |
1 | 1 | Covered | T13,T20,T29 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20265700 |
263 |
0 |
0 |
T13 |
44380 |
1 |
0 |
0 |
T18 |
351016 |
4 |
0 |
0 |
T19 |
94067 |
2 |
0 |
0 |
T20 |
45719 |
1 |
0 |
0 |
T32 |
740947 |
1 |
0 |
0 |
T34 |
629520 |
19 |
0 |
0 |
T35 |
748943 |
1 |
0 |
0 |
T44 |
49815 |
1 |
0 |
0 |
T59 |
81904 |
2 |
0 |
0 |
T60 |
76349 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219378 |
263 |
0 |
0 |
T13 |
698 |
1 |
0 |
0 |
T18 |
3292 |
4 |
0 |
0 |
T19 |
1064 |
2 |
0 |
0 |
T20 |
597 |
1 |
0 |
0 |
T32 |
6432 |
1 |
0 |
0 |
T34 |
5727 |
19 |
0 |
0 |
T35 |
6526 |
1 |
0 |
0 |
T44 |
754 |
1 |
0 |
0 |
T59 |
912 |
2 |
0 |
0 |
T60 |
856 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T13,T20,T29 |
1 | 1 | Covered | T18,T19,T34 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T18,T19,T34 |
1 | 1 | Covered | T13,T20,T29 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219378 |
236 |
0 |
0 |
T13 |
698 |
1 |
0 |
0 |
T18 |
3292 |
7 |
0 |
0 |
T19 |
1064 |
2 |
0 |
0 |
T20 |
597 |
1 |
0 |
0 |
T32 |
6432 |
1 |
0 |
0 |
T34 |
5727 |
13 |
0 |
0 |
T35 |
6526 |
1 |
0 |
0 |
T44 |
754 |
1 |
0 |
0 |
T59 |
912 |
2 |
0 |
0 |
T60 |
856 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20265700 |
236 |
0 |
0 |
T13 |
44380 |
1 |
0 |
0 |
T18 |
351016 |
7 |
0 |
0 |
T19 |
94067 |
2 |
0 |
0 |
T20 |
45719 |
1 |
0 |
0 |
T32 |
740947 |
1 |
0 |
0 |
T34 |
629520 |
13 |
0 |
0 |
T35 |
748943 |
1 |
0 |
0 |
T44 |
49815 |
1 |
0 |
0 |
T59 |
81904 |
2 |
0 |
0 |
T60 |
76349 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T13,T20,T29 |
1 | 1 | Covered | T18,T19,T34 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T18,T19,T34 |
1 | 1 | Covered | T13,T20,T29 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20265700 |
236 |
0 |
0 |
T13 |
44380 |
1 |
0 |
0 |
T18 |
351016 |
7 |
0 |
0 |
T19 |
94067 |
2 |
0 |
0 |
T20 |
45719 |
1 |
0 |
0 |
T32 |
740947 |
1 |
0 |
0 |
T34 |
629520 |
13 |
0 |
0 |
T35 |
748943 |
1 |
0 |
0 |
T44 |
49815 |
1 |
0 |
0 |
T59 |
81904 |
2 |
0 |
0 |
T60 |
76349 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219378 |
236 |
0 |
0 |
T13 |
698 |
1 |
0 |
0 |
T18 |
3292 |
7 |
0 |
0 |
T19 |
1064 |
2 |
0 |
0 |
T20 |
597 |
1 |
0 |
0 |
T32 |
6432 |
1 |
0 |
0 |
T34 |
5727 |
13 |
0 |
0 |
T35 |
6526 |
1 |
0 |
0 |
T44 |
754 |
1 |
0 |
0 |
T59 |
912 |
2 |
0 |
0 |
T60 |
856 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T13,T20,T29 |
1 | 1 | Covered | T18,T19,T34 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T18,T19,T34 |
1 | 1 | Covered | T13,T20,T29 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219378 |
220 |
0 |
0 |
T13 |
698 |
1 |
0 |
0 |
T18 |
3292 |
6 |
0 |
0 |
T19 |
1064 |
2 |
0 |
0 |
T20 |
597 |
1 |
0 |
0 |
T32 |
6432 |
1 |
0 |
0 |
T34 |
5727 |
7 |
0 |
0 |
T35 |
6526 |
1 |
0 |
0 |
T44 |
754 |
1 |
0 |
0 |
T59 |
912 |
2 |
0 |
0 |
T60 |
856 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20265700 |
220 |
0 |
0 |
T13 |
44380 |
1 |
0 |
0 |
T18 |
351016 |
6 |
0 |
0 |
T19 |
94067 |
2 |
0 |
0 |
T20 |
45719 |
1 |
0 |
0 |
T32 |
740947 |
1 |
0 |
0 |
T34 |
629520 |
7 |
0 |
0 |
T35 |
748943 |
1 |
0 |
0 |
T44 |
49815 |
1 |
0 |
0 |
T59 |
81904 |
2 |
0 |
0 |
T60 |
76349 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T13,T20,T29 |
1 | 1 | Covered | T18,T19,T34 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T18,T19,T34 |
1 | 1 | Covered | T13,T20,T29 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20265700 |
220 |
0 |
0 |
T13 |
44380 |
1 |
0 |
0 |
T18 |
351016 |
6 |
0 |
0 |
T19 |
94067 |
2 |
0 |
0 |
T20 |
45719 |
1 |
0 |
0 |
T32 |
740947 |
1 |
0 |
0 |
T34 |
629520 |
7 |
0 |
0 |
T35 |
748943 |
1 |
0 |
0 |
T44 |
49815 |
1 |
0 |
0 |
T59 |
81904 |
2 |
0 |
0 |
T60 |
76349 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219378 |
220 |
0 |
0 |
T13 |
698 |
1 |
0 |
0 |
T18 |
3292 |
6 |
0 |
0 |
T19 |
1064 |
2 |
0 |
0 |
T20 |
597 |
1 |
0 |
0 |
T32 |
6432 |
1 |
0 |
0 |
T34 |
5727 |
7 |
0 |
0 |
T35 |
6526 |
1 |
0 |
0 |
T44 |
754 |
1 |
0 |
0 |
T59 |
912 |
2 |
0 |
0 |
T60 |
856 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T13,T20,T29 |
1 | 1 | Covered | T18,T19,T34 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T18,T19,T34 |
1 | 1 | Covered | T13,T20,T29 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219378 |
220 |
0 |
0 |
T13 |
698 |
1 |
0 |
0 |
T18 |
3292 |
4 |
0 |
0 |
T19 |
1064 |
2 |
0 |
0 |
T20 |
597 |
1 |
0 |
0 |
T32 |
6432 |
1 |
0 |
0 |
T34 |
5727 |
11 |
0 |
0 |
T35 |
6526 |
1 |
0 |
0 |
T44 |
754 |
1 |
0 |
0 |
T59 |
912 |
2 |
0 |
0 |
T60 |
856 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20265700 |
220 |
0 |
0 |
T13 |
44380 |
1 |
0 |
0 |
T18 |
351016 |
4 |
0 |
0 |
T19 |
94067 |
2 |
0 |
0 |
T20 |
45719 |
1 |
0 |
0 |
T32 |
740947 |
1 |
0 |
0 |
T34 |
629520 |
11 |
0 |
0 |
T35 |
748943 |
1 |
0 |
0 |
T44 |
49815 |
1 |
0 |
0 |
T59 |
81904 |
2 |
0 |
0 |
T60 |
76349 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T13,T20,T29 |
1 | 1 | Covered | T18,T19,T34 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T18,T19,T34 |
1 | 1 | Covered | T13,T20,T29 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20265700 |
220 |
0 |
0 |
T13 |
44380 |
1 |
0 |
0 |
T18 |
351016 |
4 |
0 |
0 |
T19 |
94067 |
2 |
0 |
0 |
T20 |
45719 |
1 |
0 |
0 |
T32 |
740947 |
1 |
0 |
0 |
T34 |
629520 |
11 |
0 |
0 |
T35 |
748943 |
1 |
0 |
0 |
T44 |
49815 |
1 |
0 |
0 |
T59 |
81904 |
2 |
0 |
0 |
T60 |
76349 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219378 |
220 |
0 |
0 |
T13 |
698 |
1 |
0 |
0 |
T18 |
3292 |
4 |
0 |
0 |
T19 |
1064 |
2 |
0 |
0 |
T20 |
597 |
1 |
0 |
0 |
T32 |
6432 |
1 |
0 |
0 |
T34 |
5727 |
11 |
0 |
0 |
T35 |
6526 |
1 |
0 |
0 |
T44 |
754 |
1 |
0 |
0 |
T59 |
912 |
2 |
0 |
0 |
T60 |
856 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T13,T20,T29 |
1 | 1 | Covered | T18,T19,T34 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T18,T19,T34 |
1 | 1 | Covered | T13,T20,T29 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219378 |
244 |
0 |
0 |
T13 |
698 |
1 |
0 |
0 |
T18 |
3292 |
3 |
0 |
0 |
T19 |
1064 |
2 |
0 |
0 |
T20 |
597 |
1 |
0 |
0 |
T32 |
6432 |
1 |
0 |
0 |
T34 |
5727 |
12 |
0 |
0 |
T35 |
6526 |
1 |
0 |
0 |
T44 |
754 |
1 |
0 |
0 |
T59 |
912 |
2 |
0 |
0 |
T60 |
856 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20265700 |
244 |
0 |
0 |
T13 |
44380 |
1 |
0 |
0 |
T18 |
351016 |
3 |
0 |
0 |
T19 |
94067 |
2 |
0 |
0 |
T20 |
45719 |
1 |
0 |
0 |
T32 |
740947 |
1 |
0 |
0 |
T34 |
629520 |
12 |
0 |
0 |
T35 |
748943 |
1 |
0 |
0 |
T44 |
49815 |
1 |
0 |
0 |
T59 |
81904 |
2 |
0 |
0 |
T60 |
76349 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T13,T20,T29 |
1 | 1 | Covered | T18,T19,T34 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T18,T19,T34 |
1 | 1 | Covered | T13,T20,T29 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20265700 |
244 |
0 |
0 |
T13 |
44380 |
1 |
0 |
0 |
T18 |
351016 |
3 |
0 |
0 |
T19 |
94067 |
2 |
0 |
0 |
T20 |
45719 |
1 |
0 |
0 |
T32 |
740947 |
1 |
0 |
0 |
T34 |
629520 |
12 |
0 |
0 |
T35 |
748943 |
1 |
0 |
0 |
T44 |
49815 |
1 |
0 |
0 |
T59 |
81904 |
2 |
0 |
0 |
T60 |
76349 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219378 |
244 |
0 |
0 |
T13 |
698 |
1 |
0 |
0 |
T18 |
3292 |
3 |
0 |
0 |
T19 |
1064 |
2 |
0 |
0 |
T20 |
597 |
1 |
0 |
0 |
T32 |
6432 |
1 |
0 |
0 |
T34 |
5727 |
12 |
0 |
0 |
T35 |
6526 |
1 |
0 |
0 |
T44 |
754 |
1 |
0 |
0 |
T59 |
912 |
2 |
0 |
0 |
T60 |
856 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T13,T20,T29 |
1 | 1 | Covered | T18,T19,T34 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T18,T19,T34 |
1 | 1 | Covered | T13,T20,T29 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219378 |
231 |
0 |
0 |
T13 |
698 |
1 |
0 |
0 |
T18 |
3292 |
6 |
0 |
0 |
T19 |
1064 |
2 |
0 |
0 |
T20 |
597 |
1 |
0 |
0 |
T32 |
6432 |
1 |
0 |
0 |
T34 |
5727 |
12 |
0 |
0 |
T35 |
6526 |
1 |
0 |
0 |
T44 |
754 |
1 |
0 |
0 |
T59 |
912 |
2 |
0 |
0 |
T60 |
856 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20265700 |
231 |
0 |
0 |
T13 |
44380 |
1 |
0 |
0 |
T18 |
351016 |
6 |
0 |
0 |
T19 |
94067 |
2 |
0 |
0 |
T20 |
45719 |
1 |
0 |
0 |
T32 |
740947 |
1 |
0 |
0 |
T34 |
629520 |
12 |
0 |
0 |
T35 |
748943 |
1 |
0 |
0 |
T44 |
49815 |
1 |
0 |
0 |
T59 |
81904 |
2 |
0 |
0 |
T60 |
76349 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T13,T20,T29 |
1 | 1 | Covered | T18,T19,T34 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T18,T19,T34 |
1 | 1 | Covered | T13,T20,T29 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20265700 |
231 |
0 |
0 |
T13 |
44380 |
1 |
0 |
0 |
T18 |
351016 |
6 |
0 |
0 |
T19 |
94067 |
2 |
0 |
0 |
T20 |
45719 |
1 |
0 |
0 |
T32 |
740947 |
1 |
0 |
0 |
T34 |
629520 |
12 |
0 |
0 |
T35 |
748943 |
1 |
0 |
0 |
T44 |
49815 |
1 |
0 |
0 |
T59 |
81904 |
2 |
0 |
0 |
T60 |
76349 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219378 |
231 |
0 |
0 |
T13 |
698 |
1 |
0 |
0 |
T18 |
3292 |
6 |
0 |
0 |
T19 |
1064 |
2 |
0 |
0 |
T20 |
597 |
1 |
0 |
0 |
T32 |
6432 |
1 |
0 |
0 |
T34 |
5727 |
12 |
0 |
0 |
T35 |
6526 |
1 |
0 |
0 |
T44 |
754 |
1 |
0 |
0 |
T59 |
912 |
2 |
0 |
0 |
T60 |
856 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T13,T20,T29 |
1 | 1 | Covered | T18,T19,T34 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T18,T19,T34 |
1 | 1 | Covered | T13,T20,T29 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219378 |
238 |
0 |
0 |
T13 |
698 |
1 |
0 |
0 |
T18 |
3292 |
3 |
0 |
0 |
T19 |
1064 |
2 |
0 |
0 |
T20 |
597 |
1 |
0 |
0 |
T32 |
6432 |
1 |
0 |
0 |
T34 |
5727 |
17 |
0 |
0 |
T35 |
6526 |
1 |
0 |
0 |
T44 |
754 |
1 |
0 |
0 |
T59 |
912 |
2 |
0 |
0 |
T60 |
856 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20265700 |
238 |
0 |
0 |
T13 |
44380 |
1 |
0 |
0 |
T18 |
351016 |
3 |
0 |
0 |
T19 |
94067 |
2 |
0 |
0 |
T20 |
45719 |
1 |
0 |
0 |
T32 |
740947 |
1 |
0 |
0 |
T34 |
629520 |
17 |
0 |
0 |
T35 |
748943 |
1 |
0 |
0 |
T44 |
49815 |
1 |
0 |
0 |
T59 |
81904 |
2 |
0 |
0 |
T60 |
76349 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T13,T20,T29 |
1 | 1 | Covered | T18,T19,T34 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T18,T19,T34 |
1 | 1 | Covered | T13,T20,T29 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20265700 |
238 |
0 |
0 |
T13 |
44380 |
1 |
0 |
0 |
T18 |
351016 |
3 |
0 |
0 |
T19 |
94067 |
2 |
0 |
0 |
T20 |
45719 |
1 |
0 |
0 |
T32 |
740947 |
1 |
0 |
0 |
T34 |
629520 |
17 |
0 |
0 |
T35 |
748943 |
1 |
0 |
0 |
T44 |
49815 |
1 |
0 |
0 |
T59 |
81904 |
2 |
0 |
0 |
T60 |
76349 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219378 |
238 |
0 |
0 |
T13 |
698 |
1 |
0 |
0 |
T18 |
3292 |
3 |
0 |
0 |
T19 |
1064 |
2 |
0 |
0 |
T20 |
597 |
1 |
0 |
0 |
T32 |
6432 |
1 |
0 |
0 |
T34 |
5727 |
17 |
0 |
0 |
T35 |
6526 |
1 |
0 |
0 |
T44 |
754 |
1 |
0 |
0 |
T59 |
912 |
2 |
0 |
0 |
T60 |
856 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T13,T20,T29 |
1 | 1 | Covered | T18,T19,T34 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T18,T19,T34 |
1 | 1 | Covered | T13,T20,T29 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219378 |
237 |
0 |
0 |
T13 |
698 |
1 |
0 |
0 |
T18 |
3292 |
4 |
0 |
0 |
T19 |
1064 |
2 |
0 |
0 |
T20 |
597 |
1 |
0 |
0 |
T32 |
6432 |
1 |
0 |
0 |
T34 |
5727 |
17 |
0 |
0 |
T35 |
6526 |
1 |
0 |
0 |
T44 |
754 |
1 |
0 |
0 |
T59 |
912 |
2 |
0 |
0 |
T60 |
856 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20265700 |
237 |
0 |
0 |
T13 |
44380 |
1 |
0 |
0 |
T18 |
351016 |
4 |
0 |
0 |
T19 |
94067 |
2 |
0 |
0 |
T20 |
45719 |
1 |
0 |
0 |
T32 |
740947 |
1 |
0 |
0 |
T34 |
629520 |
17 |
0 |
0 |
T35 |
748943 |
1 |
0 |
0 |
T44 |
49815 |
1 |
0 |
0 |
T59 |
81904 |
2 |
0 |
0 |
T60 |
76349 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T13,T20,T29 |
1 | 1 | Covered | T18,T19,T34 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T18,T19,T34 |
1 | 1 | Covered | T13,T20,T29 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20265700 |
237 |
0 |
0 |
T13 |
44380 |
1 |
0 |
0 |
T18 |
351016 |
4 |
0 |
0 |
T19 |
94067 |
2 |
0 |
0 |
T20 |
45719 |
1 |
0 |
0 |
T32 |
740947 |
1 |
0 |
0 |
T34 |
629520 |
17 |
0 |
0 |
T35 |
748943 |
1 |
0 |
0 |
T44 |
49815 |
1 |
0 |
0 |
T59 |
81904 |
2 |
0 |
0 |
T60 |
76349 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219378 |
237 |
0 |
0 |
T13 |
698 |
1 |
0 |
0 |
T18 |
3292 |
4 |
0 |
0 |
T19 |
1064 |
2 |
0 |
0 |
T20 |
597 |
1 |
0 |
0 |
T32 |
6432 |
1 |
0 |
0 |
T34 |
5727 |
17 |
0 |
0 |
T35 |
6526 |
1 |
0 |
0 |
T44 |
754 |
1 |
0 |
0 |
T59 |
912 |
2 |
0 |
0 |
T60 |
856 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T13,T20,T29 |
1 | 1 | Covered | T18,T19,T34 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T18,T19,T34 |
1 | 1 | Covered | T13,T20,T29 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219378 |
232 |
0 |
0 |
T13 |
698 |
1 |
0 |
0 |
T18 |
3292 |
11 |
0 |
0 |
T19 |
1064 |
2 |
0 |
0 |
T20 |
597 |
1 |
0 |
0 |
T32 |
6432 |
1 |
0 |
0 |
T34 |
5727 |
14 |
0 |
0 |
T35 |
6526 |
1 |
0 |
0 |
T44 |
754 |
1 |
0 |
0 |
T59 |
912 |
2 |
0 |
0 |
T60 |
856 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20265700 |
232 |
0 |
0 |
T13 |
44380 |
1 |
0 |
0 |
T18 |
351016 |
11 |
0 |
0 |
T19 |
94067 |
2 |
0 |
0 |
T20 |
45719 |
1 |
0 |
0 |
T32 |
740947 |
1 |
0 |
0 |
T34 |
629520 |
14 |
0 |
0 |
T35 |
748943 |
1 |
0 |
0 |
T44 |
49815 |
1 |
0 |
0 |
T59 |
81904 |
2 |
0 |
0 |
T60 |
76349 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T13,T20,T29 |
1 | 1 | Covered | T18,T19,T34 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T18,T19,T34 |
1 | 1 | Covered | T13,T20,T29 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20265700 |
232 |
0 |
0 |
T13 |
44380 |
1 |
0 |
0 |
T18 |
351016 |
11 |
0 |
0 |
T19 |
94067 |
2 |
0 |
0 |
T20 |
45719 |
1 |
0 |
0 |
T32 |
740947 |
1 |
0 |
0 |
T34 |
629520 |
14 |
0 |
0 |
T35 |
748943 |
1 |
0 |
0 |
T44 |
49815 |
1 |
0 |
0 |
T59 |
81904 |
2 |
0 |
0 |
T60 |
76349 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219378 |
232 |
0 |
0 |
T13 |
698 |
1 |
0 |
0 |
T18 |
3292 |
11 |
0 |
0 |
T19 |
1064 |
2 |
0 |
0 |
T20 |
597 |
1 |
0 |
0 |
T32 |
6432 |
1 |
0 |
0 |
T34 |
5727 |
14 |
0 |
0 |
T35 |
6526 |
1 |
0 |
0 |
T44 |
754 |
1 |
0 |
0 |
T59 |
912 |
2 |
0 |
0 |
T60 |
856 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T13,T20,T29 |
1 | 1 | Covered | T18,T19,T34 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T18,T19,T34 |
1 | 1 | Covered | T13,T20,T29 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219378 |
227 |
0 |
0 |
T13 |
698 |
1 |
0 |
0 |
T18 |
3292 |
6 |
0 |
0 |
T19 |
1064 |
2 |
0 |
0 |
T20 |
597 |
1 |
0 |
0 |
T32 |
6432 |
1 |
0 |
0 |
T34 |
5727 |
15 |
0 |
0 |
T35 |
6526 |
1 |
0 |
0 |
T44 |
754 |
1 |
0 |
0 |
T59 |
912 |
2 |
0 |
0 |
T60 |
856 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20265700 |
227 |
0 |
0 |
T13 |
44380 |
1 |
0 |
0 |
T18 |
351016 |
6 |
0 |
0 |
T19 |
94067 |
2 |
0 |
0 |
T20 |
45719 |
1 |
0 |
0 |
T32 |
740947 |
1 |
0 |
0 |
T34 |
629520 |
15 |
0 |
0 |
T35 |
748943 |
1 |
0 |
0 |
T44 |
49815 |
1 |
0 |
0 |
T59 |
81904 |
2 |
0 |
0 |
T60 |
76349 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T13,T20,T29 |
1 | 1 | Covered | T18,T19,T34 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T18,T19,T34 |
1 | 1 | Covered | T13,T20,T29 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20265700 |
227 |
0 |
0 |
T13 |
44380 |
1 |
0 |
0 |
T18 |
351016 |
6 |
0 |
0 |
T19 |
94067 |
2 |
0 |
0 |
T20 |
45719 |
1 |
0 |
0 |
T32 |
740947 |
1 |
0 |
0 |
T34 |
629520 |
15 |
0 |
0 |
T35 |
748943 |
1 |
0 |
0 |
T44 |
49815 |
1 |
0 |
0 |
T59 |
81904 |
2 |
0 |
0 |
T60 |
76349 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219378 |
227 |
0 |
0 |
T13 |
698 |
1 |
0 |
0 |
T18 |
3292 |
6 |
0 |
0 |
T19 |
1064 |
2 |
0 |
0 |
T20 |
597 |
1 |
0 |
0 |
T32 |
6432 |
1 |
0 |
0 |
T34 |
5727 |
15 |
0 |
0 |
T35 |
6526 |
1 |
0 |
0 |
T44 |
754 |
1 |
0 |
0 |
T59 |
912 |
2 |
0 |
0 |
T60 |
856 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T13,T20,T29 |
1 | 1 | Covered | T18,T19,T34 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T18,T19,T34 |
1 | 1 | Covered | T13,T20,T29 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219378 |
259 |
0 |
0 |
T13 |
698 |
1 |
0 |
0 |
T18 |
3292 |
5 |
0 |
0 |
T19 |
1064 |
2 |
0 |
0 |
T20 |
597 |
1 |
0 |
0 |
T32 |
6432 |
1 |
0 |
0 |
T34 |
5727 |
11 |
0 |
0 |
T35 |
6526 |
1 |
0 |
0 |
T44 |
754 |
1 |
0 |
0 |
T59 |
912 |
2 |
0 |
0 |
T60 |
856 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20265700 |
259 |
0 |
0 |
T13 |
44380 |
1 |
0 |
0 |
T18 |
351016 |
5 |
0 |
0 |
T19 |
94067 |
2 |
0 |
0 |
T20 |
45719 |
1 |
0 |
0 |
T32 |
740947 |
1 |
0 |
0 |
T34 |
629520 |
11 |
0 |
0 |
T35 |
748943 |
1 |
0 |
0 |
T44 |
49815 |
1 |
0 |
0 |
T59 |
81904 |
2 |
0 |
0 |
T60 |
76349 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T13,T20,T29 |
1 | 1 | Covered | T18,T19,T34 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T18,T19,T34 |
1 | 1 | Covered | T13,T20,T29 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20265700 |
259 |
0 |
0 |
T13 |
44380 |
1 |
0 |
0 |
T18 |
351016 |
5 |
0 |
0 |
T19 |
94067 |
2 |
0 |
0 |
T20 |
45719 |
1 |
0 |
0 |
T32 |
740947 |
1 |
0 |
0 |
T34 |
629520 |
11 |
0 |
0 |
T35 |
748943 |
1 |
0 |
0 |
T44 |
49815 |
1 |
0 |
0 |
T59 |
81904 |
2 |
0 |
0 |
T60 |
76349 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219378 |
259 |
0 |
0 |
T13 |
698 |
1 |
0 |
0 |
T18 |
3292 |
5 |
0 |
0 |
T19 |
1064 |
2 |
0 |
0 |
T20 |
597 |
1 |
0 |
0 |
T32 |
6432 |
1 |
0 |
0 |
T34 |
5727 |
11 |
0 |
0 |
T35 |
6526 |
1 |
0 |
0 |
T44 |
754 |
1 |
0 |
0 |
T59 |
912 |
2 |
0 |
0 |
T60 |
856 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T13,T20,T29 |
1 | 1 | Covered | T18,T19,T34 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T18,T19,T34 |
1 | 1 | Covered | T13,T20,T29 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219378 |
250 |
0 |
0 |
T13 |
698 |
1 |
0 |
0 |
T18 |
3292 |
5 |
0 |
0 |
T19 |
1064 |
2 |
0 |
0 |
T20 |
597 |
1 |
0 |
0 |
T32 |
6432 |
1 |
0 |
0 |
T34 |
5727 |
7 |
0 |
0 |
T35 |
6526 |
1 |
0 |
0 |
T44 |
754 |
1 |
0 |
0 |
T59 |
912 |
2 |
0 |
0 |
T60 |
856 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20265700 |
250 |
0 |
0 |
T13 |
44380 |
1 |
0 |
0 |
T18 |
351016 |
5 |
0 |
0 |
T19 |
94067 |
2 |
0 |
0 |
T20 |
45719 |
1 |
0 |
0 |
T32 |
740947 |
1 |
0 |
0 |
T34 |
629520 |
7 |
0 |
0 |
T35 |
748943 |
1 |
0 |
0 |
T44 |
49815 |
1 |
0 |
0 |
T59 |
81904 |
2 |
0 |
0 |
T60 |
76349 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T13,T20,T29 |
1 | 1 | Covered | T18,T19,T34 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T18,T19,T34 |
1 | 1 | Covered | T13,T20,T29 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20265700 |
250 |
0 |
0 |
T13 |
44380 |
1 |
0 |
0 |
T18 |
351016 |
5 |
0 |
0 |
T19 |
94067 |
2 |
0 |
0 |
T20 |
45719 |
1 |
0 |
0 |
T32 |
740947 |
1 |
0 |
0 |
T34 |
629520 |
7 |
0 |
0 |
T35 |
748943 |
1 |
0 |
0 |
T44 |
49815 |
1 |
0 |
0 |
T59 |
81904 |
2 |
0 |
0 |
T60 |
76349 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219378 |
250 |
0 |
0 |
T13 |
698 |
1 |
0 |
0 |
T18 |
3292 |
5 |
0 |
0 |
T19 |
1064 |
2 |
0 |
0 |
T20 |
597 |
1 |
0 |
0 |
T32 |
6432 |
1 |
0 |
0 |
T34 |
5727 |
7 |
0 |
0 |
T35 |
6526 |
1 |
0 |
0 |
T44 |
754 |
1 |
0 |
0 |
T59 |
912 |
2 |
0 |
0 |
T60 |
856 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T13,T20,T29 |
1 | 1 | Covered | T18,T19,T34 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T18,T19,T34 |
1 | 1 | Covered | T13,T20,T29 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219378 |
241 |
0 |
0 |
T13 |
698 |
1 |
0 |
0 |
T18 |
3292 |
8 |
0 |
0 |
T19 |
1064 |
2 |
0 |
0 |
T20 |
597 |
1 |
0 |
0 |
T32 |
6432 |
1 |
0 |
0 |
T34 |
5727 |
15 |
0 |
0 |
T35 |
6526 |
1 |
0 |
0 |
T44 |
754 |
1 |
0 |
0 |
T59 |
912 |
2 |
0 |
0 |
T60 |
856 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20265700 |
241 |
0 |
0 |
T13 |
44380 |
1 |
0 |
0 |
T18 |
351016 |
8 |
0 |
0 |
T19 |
94067 |
2 |
0 |
0 |
T20 |
45719 |
1 |
0 |
0 |
T32 |
740947 |
1 |
0 |
0 |
T34 |
629520 |
15 |
0 |
0 |
T35 |
748943 |
1 |
0 |
0 |
T44 |
49815 |
1 |
0 |
0 |
T59 |
81904 |
2 |
0 |
0 |
T60 |
76349 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T13,T20,T29 |
1 | 1 | Covered | T18,T19,T34 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T13,T20,T29 |
1 | 0 | Covered | T18,T19,T34 |
1 | 1 | Covered | T13,T20,T29 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
20265700 |
241 |
0 |
0 |
T13 |
44380 |
1 |
0 |
0 |
T18 |
351016 |
8 |
0 |
0 |
T19 |
94067 |
2 |
0 |
0 |
T20 |
45719 |
1 |
0 |
0 |
T32 |
740947 |
1 |
0 |
0 |
T34 |
629520 |
15 |
0 |
0 |
T35 |
748943 |
1 |
0 |
0 |
T44 |
49815 |
1 |
0 |
0 |
T59 |
81904 |
2 |
0 |
0 |
T60 |
76349 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
219378 |
241 |
0 |
0 |
T13 |
698 |
1 |
0 |
0 |
T18 |
3292 |
8 |
0 |
0 |
T19 |
1064 |
2 |
0 |
0 |
T20 |
597 |
1 |
0 |
0 |
T32 |
6432 |
1 |
0 |
0 |
T34 |
5727 |
15 |
0 |
0 |
T35 |
6526 |
1 |
0 |
0 |
T44 |
754 |
1 |
0 |
0 |
T59 |
912 |
2 |
0 |
0 |
T60 |
856 |
2 |
0 |
0 |