Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T19,T20,T21 |
1 | 0 | Covered | T19,T20,T21 |
1 | 1 | Covered | T19,T21,T22 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T19,T20,T21 |
1 | 0 | Covered | T19,T21,T22 |
1 | 1 | Covered | T19,T20,T21 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
547984759 |
13477 |
0 |
0 |
T19 |
14126202 |
529 |
0 |
0 |
T20 |
1328143 |
49 |
0 |
0 |
T21 |
2019936 |
98 |
0 |
0 |
T22 |
2169973 |
98 |
0 |
0 |
T35 |
15628474 |
573 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T39 |
17951656 |
639 |
0 |
0 |
T53 |
1227419 |
0 |
0 |
0 |
T55 |
0 |
506 |
0 |
0 |
T64 |
1027127 |
49 |
0 |
0 |
T65 |
0 |
259 |
0 |
0 |
T66 |
0 |
49 |
0 |
0 |
T67 |
663867 |
0 |
0 |
0 |
T68 |
1036468 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
570327541 |
13481 |
0 |
0 |
T19 |
14703683 |
529 |
0 |
0 |
T20 |
1381998 |
49 |
0 |
0 |
T21 |
2102189 |
98 |
0 |
0 |
T22 |
2258353 |
98 |
0 |
0 |
T35 |
16267733 |
573 |
0 |
0 |
T36 |
0 |
4 |
0 |
0 |
T39 |
18686477 |
639 |
0 |
0 |
T53 |
1275501 |
0 |
0 |
0 |
T55 |
0 |
506 |
0 |
0 |
T64 |
1068701 |
49 |
0 |
0 |
T65 |
0 |
259 |
0 |
0 |
T66 |
0 |
49 |
0 |
0 |
T67 |
689905 |
0 |
0 |
0 |
T68 |
1078372 |
0 |
0 |
0 |