Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T19,T20,T21 |
1 | 0 | Covered | T19,T20,T21 |
1 | 1 | Covered | T19,T21,T22 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T19,T20,T21 |
1 | 0 | Covered | T19,T21,T22 |
1 | 1 | Covered | T19,T20,T21 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239959 |
262 |
0 |
0 |
T19 |
5442 |
5 |
0 |
0 |
T20 |
727 |
1 |
0 |
0 |
T21 |
936 |
2 |
0 |
0 |
T22 |
997 |
2 |
0 |
0 |
T35 |
5842 |
9 |
0 |
0 |
T39 |
6448 |
18 |
0 |
0 |
T53 |
1499 |
0 |
0 |
0 |
T55 |
0 |
7 |
0 |
0 |
T64 |
599 |
1 |
0 |
0 |
T65 |
0 |
9 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
795 |
0 |
0 |
0 |
T68 |
628 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22582741 |
262 |
0 |
0 |
T19 |
582923 |
5 |
0 |
0 |
T20 |
54582 |
1 |
0 |
0 |
T21 |
83189 |
2 |
0 |
0 |
T22 |
89377 |
2 |
0 |
0 |
T35 |
645101 |
9 |
0 |
0 |
T39 |
741269 |
18 |
0 |
0 |
T53 |
49581 |
0 |
0 |
0 |
T55 |
0 |
7 |
0 |
0 |
T64 |
42173 |
1 |
0 |
0 |
T65 |
0 |
9 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
26833 |
0 |
0 |
0 |
T68 |
42532 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T19,T20,T21 |
1 | 0 | Covered | T19,T20,T21 |
1 | 1 | Covered | T19,T21,T22 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T19,T20,T21 |
1 | 0 | Covered | T19,T21,T22 |
1 | 1 | Covered | T19,T20,T21 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22582741 |
262 |
0 |
0 |
T19 |
582923 |
5 |
0 |
0 |
T20 |
54582 |
1 |
0 |
0 |
T21 |
83189 |
2 |
0 |
0 |
T22 |
89377 |
2 |
0 |
0 |
T35 |
645101 |
9 |
0 |
0 |
T39 |
741269 |
18 |
0 |
0 |
T53 |
49581 |
0 |
0 |
0 |
T55 |
0 |
7 |
0 |
0 |
T64 |
42173 |
1 |
0 |
0 |
T65 |
0 |
9 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
26833 |
0 |
0 |
0 |
T68 |
42532 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239959 |
262 |
0 |
0 |
T19 |
5442 |
5 |
0 |
0 |
T20 |
727 |
1 |
0 |
0 |
T21 |
936 |
2 |
0 |
0 |
T22 |
997 |
2 |
0 |
0 |
T35 |
5842 |
9 |
0 |
0 |
T39 |
6448 |
18 |
0 |
0 |
T53 |
1499 |
0 |
0 |
0 |
T55 |
0 |
7 |
0 |
0 |
T64 |
599 |
1 |
0 |
0 |
T65 |
0 |
9 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
795 |
0 |
0 |
0 |
T68 |
628 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T19,T20,T21 |
1 | 0 | Covered | T19,T20,T21 |
1 | 1 | Covered | T19,T21,T22 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T19,T20,T21 |
1 | 0 | Covered | T19,T21,T22 |
1 | 1 | Covered | T19,T20,T21 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239959 |
273 |
0 |
0 |
T19 |
5442 |
6 |
0 |
0 |
T20 |
727 |
1 |
0 |
0 |
T21 |
936 |
2 |
0 |
0 |
T22 |
997 |
2 |
0 |
0 |
T35 |
5842 |
12 |
0 |
0 |
T39 |
6448 |
10 |
0 |
0 |
T53 |
1499 |
0 |
0 |
0 |
T55 |
0 |
11 |
0 |
0 |
T64 |
599 |
1 |
0 |
0 |
T65 |
0 |
6 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
795 |
0 |
0 |
0 |
T68 |
628 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22582741 |
273 |
0 |
0 |
T19 |
582923 |
6 |
0 |
0 |
T20 |
54582 |
1 |
0 |
0 |
T21 |
83189 |
2 |
0 |
0 |
T22 |
89377 |
2 |
0 |
0 |
T35 |
645101 |
12 |
0 |
0 |
T39 |
741269 |
10 |
0 |
0 |
T53 |
49581 |
0 |
0 |
0 |
T55 |
0 |
11 |
0 |
0 |
T64 |
42173 |
1 |
0 |
0 |
T65 |
0 |
6 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
26833 |
0 |
0 |
0 |
T68 |
42532 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T19,T20,T21 |
1 | 0 | Covered | T19,T20,T21 |
1 | 1 | Covered | T19,T21,T22 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T19,T20,T21 |
1 | 0 | Covered | T19,T21,T22 |
1 | 1 | Covered | T19,T20,T21 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22582741 |
273 |
0 |
0 |
T19 |
582923 |
6 |
0 |
0 |
T20 |
54582 |
1 |
0 |
0 |
T21 |
83189 |
2 |
0 |
0 |
T22 |
89377 |
2 |
0 |
0 |
T35 |
645101 |
12 |
0 |
0 |
T39 |
741269 |
10 |
0 |
0 |
T53 |
49581 |
0 |
0 |
0 |
T55 |
0 |
11 |
0 |
0 |
T64 |
42173 |
1 |
0 |
0 |
T65 |
0 |
6 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
26833 |
0 |
0 |
0 |
T68 |
42532 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239959 |
273 |
0 |
0 |
T19 |
5442 |
6 |
0 |
0 |
T20 |
727 |
1 |
0 |
0 |
T21 |
936 |
2 |
0 |
0 |
T22 |
997 |
2 |
0 |
0 |
T35 |
5842 |
12 |
0 |
0 |
T39 |
6448 |
10 |
0 |
0 |
T53 |
1499 |
0 |
0 |
0 |
T55 |
0 |
11 |
0 |
0 |
T64 |
599 |
1 |
0 |
0 |
T65 |
0 |
6 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
795 |
0 |
0 |
0 |
T68 |
628 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T19,T20,T21 |
1 | 0 | Covered | T19,T20,T21 |
1 | 1 | Covered | T19,T21,T22 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T19,T20,T21 |
1 | 0 | Covered | T19,T21,T22 |
1 | 1 | Covered | T19,T20,T21 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239959 |
281 |
0 |
0 |
T19 |
5442 |
16 |
0 |
0 |
T20 |
727 |
1 |
0 |
0 |
T21 |
936 |
2 |
0 |
0 |
T22 |
997 |
2 |
0 |
0 |
T35 |
5842 |
10 |
0 |
0 |
T39 |
6448 |
11 |
0 |
0 |
T53 |
1499 |
0 |
0 |
0 |
T55 |
0 |
7 |
0 |
0 |
T64 |
599 |
1 |
0 |
0 |
T65 |
0 |
8 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
795 |
0 |
0 |
0 |
T68 |
628 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22582741 |
281 |
0 |
0 |
T19 |
582923 |
16 |
0 |
0 |
T20 |
54582 |
1 |
0 |
0 |
T21 |
83189 |
2 |
0 |
0 |
T22 |
89377 |
2 |
0 |
0 |
T35 |
645101 |
10 |
0 |
0 |
T39 |
741269 |
11 |
0 |
0 |
T53 |
49581 |
0 |
0 |
0 |
T55 |
0 |
7 |
0 |
0 |
T64 |
42173 |
1 |
0 |
0 |
T65 |
0 |
8 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
26833 |
0 |
0 |
0 |
T68 |
42532 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T19,T20,T21 |
1 | 0 | Covered | T19,T20,T21 |
1 | 1 | Covered | T19,T21,T22 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T19,T20,T21 |
1 | 0 | Covered | T19,T21,T22 |
1 | 1 | Covered | T19,T20,T21 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22582741 |
281 |
0 |
0 |
T19 |
582923 |
16 |
0 |
0 |
T20 |
54582 |
1 |
0 |
0 |
T21 |
83189 |
2 |
0 |
0 |
T22 |
89377 |
2 |
0 |
0 |
T35 |
645101 |
10 |
0 |
0 |
T39 |
741269 |
11 |
0 |
0 |
T53 |
49581 |
0 |
0 |
0 |
T55 |
0 |
7 |
0 |
0 |
T64 |
42173 |
1 |
0 |
0 |
T65 |
0 |
8 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
26833 |
0 |
0 |
0 |
T68 |
42532 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239959 |
281 |
0 |
0 |
T19 |
5442 |
16 |
0 |
0 |
T20 |
727 |
1 |
0 |
0 |
T21 |
936 |
2 |
0 |
0 |
T22 |
997 |
2 |
0 |
0 |
T35 |
5842 |
10 |
0 |
0 |
T39 |
6448 |
11 |
0 |
0 |
T53 |
1499 |
0 |
0 |
0 |
T55 |
0 |
7 |
0 |
0 |
T64 |
599 |
1 |
0 |
0 |
T65 |
0 |
8 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
795 |
0 |
0 |
0 |
T68 |
628 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T19,T20,T21 |
1 | 0 | Covered | T19,T20,T21 |
1 | 1 | Covered | T19,T21,T22 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T19,T20,T21 |
1 | 0 | Covered | T19,T21,T22 |
1 | 1 | Covered | T19,T20,T21 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239959 |
269 |
0 |
0 |
T19 |
5442 |
25 |
0 |
0 |
T20 |
727 |
1 |
0 |
0 |
T21 |
936 |
2 |
0 |
0 |
T22 |
997 |
2 |
0 |
0 |
T35 |
5842 |
13 |
0 |
0 |
T39 |
6448 |
11 |
0 |
0 |
T53 |
1499 |
0 |
0 |
0 |
T55 |
0 |
15 |
0 |
0 |
T64 |
599 |
1 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
795 |
0 |
0 |
0 |
T68 |
628 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22582741 |
269 |
0 |
0 |
T19 |
582923 |
25 |
0 |
0 |
T20 |
54582 |
1 |
0 |
0 |
T21 |
83189 |
2 |
0 |
0 |
T22 |
89377 |
2 |
0 |
0 |
T35 |
645101 |
13 |
0 |
0 |
T39 |
741269 |
11 |
0 |
0 |
T53 |
49581 |
0 |
0 |
0 |
T55 |
0 |
15 |
0 |
0 |
T64 |
42173 |
1 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
26833 |
0 |
0 |
0 |
T68 |
42532 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T19,T20,T21 |
1 | 0 | Covered | T19,T20,T21 |
1 | 1 | Covered | T19,T21,T22 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T19,T20,T21 |
1 | 0 | Covered | T19,T21,T22 |
1 | 1 | Covered | T19,T20,T21 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22582741 |
269 |
0 |
0 |
T19 |
582923 |
25 |
0 |
0 |
T20 |
54582 |
1 |
0 |
0 |
T21 |
83189 |
2 |
0 |
0 |
T22 |
89377 |
2 |
0 |
0 |
T35 |
645101 |
13 |
0 |
0 |
T39 |
741269 |
11 |
0 |
0 |
T53 |
49581 |
0 |
0 |
0 |
T55 |
0 |
15 |
0 |
0 |
T64 |
42173 |
1 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
26833 |
0 |
0 |
0 |
T68 |
42532 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239959 |
269 |
0 |
0 |
T19 |
5442 |
25 |
0 |
0 |
T20 |
727 |
1 |
0 |
0 |
T21 |
936 |
2 |
0 |
0 |
T22 |
997 |
2 |
0 |
0 |
T35 |
5842 |
13 |
0 |
0 |
T39 |
6448 |
11 |
0 |
0 |
T53 |
1499 |
0 |
0 |
0 |
T55 |
0 |
15 |
0 |
0 |
T64 |
599 |
1 |
0 |
0 |
T65 |
0 |
2 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
795 |
0 |
0 |
0 |
T68 |
628 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T19,T20,T21 |
1 | 0 | Covered | T19,T20,T21 |
1 | 1 | Covered | T19,T21,T22 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T19,T20,T21 |
1 | 0 | Covered | T19,T21,T22 |
1 | 1 | Covered | T19,T20,T21 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239959 |
286 |
0 |
0 |
T19 |
5442 |
6 |
0 |
0 |
T20 |
727 |
1 |
0 |
0 |
T21 |
936 |
2 |
0 |
0 |
T22 |
997 |
2 |
0 |
0 |
T35 |
5842 |
5 |
0 |
0 |
T39 |
6448 |
7 |
0 |
0 |
T53 |
1499 |
0 |
0 |
0 |
T55 |
0 |
14 |
0 |
0 |
T64 |
599 |
1 |
0 |
0 |
T65 |
0 |
5 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
795 |
0 |
0 |
0 |
T68 |
628 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22582741 |
286 |
0 |
0 |
T19 |
582923 |
6 |
0 |
0 |
T20 |
54582 |
1 |
0 |
0 |
T21 |
83189 |
2 |
0 |
0 |
T22 |
89377 |
2 |
0 |
0 |
T35 |
645101 |
5 |
0 |
0 |
T39 |
741269 |
7 |
0 |
0 |
T53 |
49581 |
0 |
0 |
0 |
T55 |
0 |
14 |
0 |
0 |
T64 |
42173 |
1 |
0 |
0 |
T65 |
0 |
5 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
26833 |
0 |
0 |
0 |
T68 |
42532 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T19,T20,T21 |
1 | 0 | Covered | T19,T20,T21 |
1 | 1 | Covered | T19,T21,T22 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T19,T20,T21 |
1 | 0 | Covered | T19,T21,T22 |
1 | 1 | Covered | T19,T20,T21 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22582741 |
286 |
0 |
0 |
T19 |
582923 |
6 |
0 |
0 |
T20 |
54582 |
1 |
0 |
0 |
T21 |
83189 |
2 |
0 |
0 |
T22 |
89377 |
2 |
0 |
0 |
T35 |
645101 |
5 |
0 |
0 |
T39 |
741269 |
7 |
0 |
0 |
T53 |
49581 |
0 |
0 |
0 |
T55 |
0 |
14 |
0 |
0 |
T64 |
42173 |
1 |
0 |
0 |
T65 |
0 |
5 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
26833 |
0 |
0 |
0 |
T68 |
42532 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239959 |
286 |
0 |
0 |
T19 |
5442 |
6 |
0 |
0 |
T20 |
727 |
1 |
0 |
0 |
T21 |
936 |
2 |
0 |
0 |
T22 |
997 |
2 |
0 |
0 |
T35 |
5842 |
5 |
0 |
0 |
T39 |
6448 |
7 |
0 |
0 |
T53 |
1499 |
0 |
0 |
0 |
T55 |
0 |
14 |
0 |
0 |
T64 |
599 |
1 |
0 |
0 |
T65 |
0 |
5 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
795 |
0 |
0 |
0 |
T68 |
628 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T19,T20,T21 |
1 | 0 | Covered | T19,T20,T21 |
1 | 1 | Covered | T19,T21,T22 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T19,T20,T21 |
1 | 0 | Covered | T19,T21,T22 |
1 | 1 | Covered | T19,T20,T21 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239959 |
288 |
0 |
0 |
T19 |
5442 |
21 |
0 |
0 |
T20 |
727 |
1 |
0 |
0 |
T21 |
936 |
2 |
0 |
0 |
T22 |
997 |
2 |
0 |
0 |
T35 |
5842 |
9 |
0 |
0 |
T39 |
6448 |
14 |
0 |
0 |
T53 |
1499 |
0 |
0 |
0 |
T55 |
0 |
15 |
0 |
0 |
T64 |
599 |
1 |
0 |
0 |
T65 |
0 |
8 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
795 |
0 |
0 |
0 |
T68 |
628 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22582741 |
289 |
0 |
0 |
T19 |
582923 |
21 |
0 |
0 |
T20 |
54582 |
1 |
0 |
0 |
T21 |
83189 |
2 |
0 |
0 |
T22 |
89377 |
2 |
0 |
0 |
T35 |
645101 |
9 |
0 |
0 |
T39 |
741269 |
14 |
0 |
0 |
T53 |
49581 |
0 |
0 |
0 |
T55 |
0 |
15 |
0 |
0 |
T64 |
42173 |
1 |
0 |
0 |
T65 |
0 |
8 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
26833 |
0 |
0 |
0 |
T68 |
42532 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T19,T20,T21 |
1 | 0 | Covered | T19,T20,T21 |
1 | 1 | Covered | T19,T21,T22 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T19,T20,T21 |
1 | 0 | Covered | T19,T21,T22 |
1 | 1 | Covered | T19,T20,T21 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22582741 |
288 |
0 |
0 |
T19 |
582923 |
21 |
0 |
0 |
T20 |
54582 |
1 |
0 |
0 |
T21 |
83189 |
2 |
0 |
0 |
T22 |
89377 |
2 |
0 |
0 |
T35 |
645101 |
9 |
0 |
0 |
T39 |
741269 |
14 |
0 |
0 |
T53 |
49581 |
0 |
0 |
0 |
T55 |
0 |
15 |
0 |
0 |
T64 |
42173 |
1 |
0 |
0 |
T65 |
0 |
8 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
26833 |
0 |
0 |
0 |
T68 |
42532 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239959 |
288 |
0 |
0 |
T19 |
5442 |
21 |
0 |
0 |
T20 |
727 |
1 |
0 |
0 |
T21 |
936 |
2 |
0 |
0 |
T22 |
997 |
2 |
0 |
0 |
T35 |
5842 |
9 |
0 |
0 |
T39 |
6448 |
14 |
0 |
0 |
T53 |
1499 |
0 |
0 |
0 |
T55 |
0 |
15 |
0 |
0 |
T64 |
599 |
1 |
0 |
0 |
T65 |
0 |
8 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
795 |
0 |
0 |
0 |
T68 |
628 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T19,T20,T21 |
1 | 0 | Covered | T19,T20,T21 |
1 | 1 | Covered | T19,T21,T22 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T19,T20,T21 |
1 | 0 | Covered | T19,T21,T22 |
1 | 1 | Covered | T19,T20,T21 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239959 |
246 |
0 |
0 |
T19 |
5442 |
8 |
0 |
0 |
T20 |
727 |
1 |
0 |
0 |
T21 |
936 |
2 |
0 |
0 |
T22 |
997 |
2 |
0 |
0 |
T35 |
5842 |
11 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T39 |
6448 |
11 |
0 |
0 |
T53 |
1499 |
0 |
0 |
0 |
T55 |
0 |
7 |
0 |
0 |
T64 |
599 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
795 |
0 |
0 |
0 |
T68 |
628 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22582741 |
246 |
0 |
0 |
T19 |
582923 |
8 |
0 |
0 |
T20 |
54582 |
1 |
0 |
0 |
T21 |
83189 |
2 |
0 |
0 |
T22 |
89377 |
2 |
0 |
0 |
T35 |
645101 |
11 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T39 |
741269 |
11 |
0 |
0 |
T53 |
49581 |
0 |
0 |
0 |
T55 |
0 |
7 |
0 |
0 |
T64 |
42173 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
26833 |
0 |
0 |
0 |
T68 |
42532 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T19,T20,T21 |
1 | 0 | Covered | T19,T20,T21 |
1 | 1 | Covered | T19,T21,T22 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T19,T20,T21 |
1 | 0 | Covered | T19,T21,T22 |
1 | 1 | Covered | T19,T20,T21 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22582741 |
246 |
0 |
0 |
T19 |
582923 |
8 |
0 |
0 |
T20 |
54582 |
1 |
0 |
0 |
T21 |
83189 |
2 |
0 |
0 |
T22 |
89377 |
2 |
0 |
0 |
T35 |
645101 |
11 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T39 |
741269 |
11 |
0 |
0 |
T53 |
49581 |
0 |
0 |
0 |
T55 |
0 |
7 |
0 |
0 |
T64 |
42173 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
26833 |
0 |
0 |
0 |
T68 |
42532 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239959 |
246 |
0 |
0 |
T19 |
5442 |
8 |
0 |
0 |
T20 |
727 |
1 |
0 |
0 |
T21 |
936 |
2 |
0 |
0 |
T22 |
997 |
2 |
0 |
0 |
T35 |
5842 |
11 |
0 |
0 |
T36 |
0 |
2 |
0 |
0 |
T39 |
6448 |
11 |
0 |
0 |
T53 |
1499 |
0 |
0 |
0 |
T55 |
0 |
7 |
0 |
0 |
T64 |
599 |
1 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
795 |
0 |
0 |
0 |
T68 |
628 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T19,T20,T21 |
1 | 0 | Covered | T19,T20,T21 |
1 | 1 | Covered | T19,T21,T22 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T19,T20,T21 |
1 | 0 | Covered | T19,T21,T22 |
1 | 1 | Covered | T19,T20,T21 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T12,T13 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
239959 |
250 |
0 |
0 |
T19 |
5442 |
7 |
0 |
0 |
T20 |
727 |
1 |
0 |
0 |
T21 |
936 |
2 |
0 |
0 |
T22 |
997 |
2 |
0 |
0 |
T35 |
5842 |
7 |
0 |
0 |
T39 |
6448 |
11 |
0 |
0 |
T53 |
1499 |
0 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T64 |
599 |
1 |
0 |
0 |
T65 |
0 |
7 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
795 |
0 |
0 |
0 |
T68 |
628 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
22582741 |
250 |
0 |
0 |
T19 |
582923 |
7 |
0 |
0 |
T20 |
54582 |
1 |
0 |
0 |
T21 |
83189 |
2 |
0 |
0 |
T22 |
89377 |
2 |
0 |
0 |
T35 |
645101 |
7 |
0 |
0 |
T39 |
741269 |
11 |
0 |
0 |
T53 |
49581 |
0 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T64 |
42173 |
1 |
0 |
0 |
T65 |
0 |
7 |
0 |
0 |
T66 |
0 |
1 |
0 |
0 |
T67 |
26833 |
0 |
0 |
0 |
T68 |
42532 |
0 |
0 |
0 |