Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T11,T12,T13 |
0 | 1 | Covered | T12,T19,T17 |
1 | 0 | Covered | T12,T19,T17 |
1 | 1 | Covered | T12,T17,T32 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T14,T15,T16 |
0 | 1 | Covered | T12,T19,T17 |
1 | 0 | Covered | T12,T17,T32 |
1 | 1 | Covered | T12,T19,T17 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T11,T12,T13 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
600877148 |
13082 |
0 |
0 |
T12 |
2052060 |
98 |
0 |
0 |
T17 |
7009821 |
269 |
0 |
0 |
T18 |
7391542 |
275 |
0 |
0 |
T30 |
2202922 |
98 |
0 |
0 |
T32 |
5836524 |
3104 |
0 |
0 |
T33 |
7925822 |
273 |
0 |
0 |
T35 |
896806 |
0 |
0 |
0 |
T39 |
1833625 |
98 |
0 |
0 |
T45 |
8213017 |
249 |
0 |
0 |
T47 |
175472 |
98 |
0 |
0 |
T56 |
1918162 |
98 |
0 |
0 |
T58 |
0 |
32 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
625391266 |
13084 |
0 |
0 |
T12 |
2135627 |
98 |
0 |
0 |
T17 |
7308917 |
269 |
0 |
0 |
T18 |
7706738 |
275 |
0 |
0 |
T30 |
2292583 |
98 |
0 |
0 |
T32 |
6041174 |
3104 |
0 |
0 |
T33 |
8249862 |
273 |
0 |
0 |
T35 |
932854 |
0 |
0 |
0 |
T39 |
1908211 |
98 |
0 |
0 |
T45 |
8548952 |
249 |
0 |
0 |
T47 |
175472 |
98 |
0 |
0 |
T56 |
1996252 |
98 |
0 |
0 |
T58 |
0 |
32 |
0 |
0 |