Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
92.94 96.47 89.29 100.00 100.00 78.95 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.15 100.00 84.62 100.00 100.00 u_edn_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00

Line Coverage for Module : prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Module : prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 803803682 3858 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 803803682 3858 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 803803682 3858 0 0
T19 366871 4 0 0
T20 697375 2 0 0
T21 198182 2 0 0
T22 211682 1 0 0
T38 249828 4 0 0
T90 454672 2 0 0
T96 83595 0 0 0
T102 109418 0 0 0
T104 250774 6 0 0
T106 233862 2 0 0
T136 213239 1 0 0
T137 75221 1 0 0
T154 822655 0 0 0
T173 358642 0 0 0
T233 80398 9 0 0
T234 0 5 0 0
T235 0 4 0 0
T236 0 4 0 0
T237 0 3 0 0
T238 0 4 0 0
T239 77700 0 0 0
T240 686229 0 0 0
T241 142500 0 0 0
T242 74938 0 0 0
T243 165428 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 803803682 3858 0 0
T19 366871 4 0 0
T20 697375 2 0 0
T21 198182 2 0 0
T22 211682 1 0 0
T38 249828 4 0 0
T90 454672 2 0 0
T96 83595 0 0 0
T102 109418 0 0 0
T104 250774 6 0 0
T106 233862 2 0 0
T136 213239 1 0 0
T137 75221 1 0 0
T154 822655 0 0 0
T173 358642 0 0 0
T233 80398 9 0 0
T234 0 5 0 0
T235 0 4 0 0
T236 0 4 0 0
T237 0 3 0 0
T238 0 4 0 0
T239 77700 0 0 0
T240 686229 0 0 0
T241 142500 0 0 0
T242 74938 0 0 0
T243 165428 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 401901841 29 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 401901841 29 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 401901841 29 0 0
T96 83595 0 0 0
T102 109418 0 0 0
T154 822655 0 0 0
T173 358642 0 0 0
T233 80398 9 0 0
T234 0 5 0 0
T235 0 4 0 0
T236 0 4 0 0
T237 0 3 0 0
T238 0 4 0 0
T239 77700 0 0 0
T240 686229 0 0 0
T241 142500 0 0 0
T242 74938 0 0 0
T243 165428 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 401901841 29 0 0
T96 83595 0 0 0
T102 109418 0 0 0
T154 822655 0 0 0
T173 358642 0 0 0
T233 80398 9 0 0
T234 0 5 0 0
T235 0 4 0 0
T236 0 4 0 0
T237 0 3 0 0
T238 0 4 0 0
T239 77700 0 0 0
T240 686229 0 0 0
T241 142500 0 0 0
T242 74938 0 0 0
T243 165428 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 401901841 3829 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 401901841 3829 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 401901841 3829 0 0
T19 366871 4 0 0
T20 697375 2 0 0
T21 198182 2 0 0
T22 211682 1 0 0
T38 249828 4 0 0
T90 454672 2 0 0
T104 250774 6 0 0
T106 233862 2 0 0
T136 213239 1 0 0
T137 75221 1 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 401901841 3829 0 0
T19 366871 4 0 0
T20 697375 2 0 0
T21 198182 2 0 0
T22 211682 1 0 0
T38 249828 4 0 0
T90 454672 2 0 0
T104 250774 6 0 0
T106 233862 2 0 0
T136 213239 1 0 0
T137 75221 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%