SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
94.28 | 94.28 |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
tb.dut.top_earlgrey.u_rv_core_ibex.u_core | 96.63 | 96.63 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
96.63 | 96.63 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
96.63 | 96.63 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
91.44 | 96.47 | 89.29 | 100.00 | 100.00 | 71.43 | u_rv_core_ibex |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
Total | Covered | Percent | |
---|---|---|---|
Totals | 40 | 33 | 82.50 |
Total Bits | 822 | 775 | 94.28 |
Total Bits 0->1 | 411 | 388 | 94.40 |
Total Bits 1->0 | 411 | 387 | 94.16 |
Ports | 40 | 33 | 82.50 |
Port Bits | 822 | 775 | 94.28 |
Port Bits 0->1 | 411 | 388 | 94.40 |
Port Bits 1->0 | 411 | 387 | 94.16 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | INPUT |
rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
test_en_i | No | No | No | INPUT | ||
ram_cfg_i.rf_cfg.cfg[3:0] | No | No | No | INPUT | ||
ram_cfg_i.rf_cfg.cfg_en | No | No | No | INPUT | ||
ram_cfg_i.ram_cfg.cfg[3:0] | No | No | No | INPUT | ||
ram_cfg_i.ram_cfg.cfg_en | No | No | No | INPUT | ||
hart_id_i[31:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
boot_addr_i[31:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
instr_req_o | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | OUTPUT |
instr_gnt_i | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | INPUT |
instr_rvalid_i | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | INPUT |
instr_addr_o[1:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
instr_addr_o[16:2] | Yes | Yes | *T17,*T18,*T19 | Yes | T17,T18,T19 | OUTPUT |
instr_addr_o[18:17] | No | No | No | OUTPUT | ||
instr_addr_o[19] | No | No | Yes | T343,T344,T345 | OUTPUT | |
instr_addr_o[27:20] | No | No | No | OUTPUT | ||
instr_addr_o[29:28] | Yes | Yes | T42,*T179,*T223 | Yes | T42,T179,T223 | OUTPUT |
instr_addr_o[30] | No | No | No | OUTPUT | ||
instr_addr_o[31] | Yes | Yes | T86,T241,T243 | Yes | T86,T241,T243 | OUTPUT |
instr_rdata_i[31:0] | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | INPUT |
instr_rdata_intg_i[6:0] | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | INPUT |
instr_err_i | Yes | Yes | T42,T146,T109 | Yes | T42,T146,T109 | INPUT |
data_req_o | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | OUTPUT |
data_gnt_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
data_rvalid_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
data_we_o | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | OUTPUT |
data_be_o[3:0] | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | OUTPUT |
data_addr_o[1:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
data_addr_o[31:2] | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | OUTPUT |
data_wdata_o[31:0] | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | OUTPUT |
data_wdata_intg_o[6:0] | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | OUTPUT |
data_rdata_i[31:0] | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | INPUT |
data_rdata_intg_i[6:0] | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | INPUT |
data_err_i | Yes | Yes | T41,T42,T43 | Yes | T41,T42,T43 | INPUT |
irq_software_i | Yes | Yes | T189,T96,T190 | Yes | T189,T96,T190 | INPUT |
irq_timer_i | Yes | Yes | T140,T191,T192 | Yes | T140,T191,T192 | INPUT |
irq_external_i | Yes | Yes | T18,T147,T145 | Yes | T18,T147,T145 | INPUT |
irq_fast_i[14:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
irq_nm_i | Yes | Yes | T41,T42,T43 | Yes | T41,T42,T43 | INPUT |
scramble_key_valid_i | Yes | Yes | T86,T199,T200 | Yes | T86,T199,T200 | INPUT |
scramble_key_i[127:0] | Yes | Yes | T17,T20,T98 | Yes | T17,T19,T20 | INPUT |
scramble_nonce_i[63:0] | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T20 | INPUT |
scramble_req_o | Yes | Yes | T179,T86,T199 | Yes | T179,T86,T199 | OUTPUT |
debug_req_i | Yes | Yes | T194,T195,T196 | Yes | T194,T195,T196 | INPUT |
crash_dump_o.exception_addr[31:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
crash_dump_o.exception_pc[31:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
crash_dump_o.last_data_addr[31:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
crash_dump_o.next_pc[31:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
crash_dump_o.current_pc[31:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
double_fault_seen_o | Yes | Yes | T180,T181,T182 | Yes | T180,T181,T182 | OUTPUT |
fetch_enable_i[3:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
alert_minor_o | No | No | No | OUTPUT | ||
alert_major_internal_o | Yes | Yes | T346 | Yes | T346,T347 | OUTPUT |
alert_major_bus_o | Yes | Yes | T42,T105,T107 | Yes | T42,T105,T107 | OUTPUT |
core_sleep_o | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | OUTPUT |
scan_rst_ni | Unreachable | Unreachable | Unreachable | INPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 36 | 33 | 91.67 |
Total Bits | 802 | 775 | 96.63 |
Total Bits 0->1 | 401 | 388 | 96.76 |
Total Bits 1->0 | 401 | 387 | 96.51 |
Ports | 36 | 33 | 91.67 |
Port Bits | 802 | 775 | 96.63 |
Port Bits 0->1 | 401 | 388 | 96.76 |
Port Bits 1->0 | 401 | 387 | 96.51 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | Exclude Annotation |
clk_i | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | INPUT | |
rst_ni | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
test_en_i | No | No | No | INPUT | |||
ram_cfg_i.rf_cfg.cfg[3:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
ram_cfg_i.rf_cfg.cfg_en[0:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
ram_cfg_i.ram_cfg.cfg[3:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
ram_cfg_i.ram_cfg.cfg_en[0:0] | Excluded | Excluded | Excluded | INPUT | [LOW_RISK] Covered in formal conn: hw/top_earlgrey/formal/conn_csvs/ast_mem_cfg.csv | ||
hart_id_i[31:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
boot_addr_i[31:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
instr_req_o | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | OUTPUT | |
instr_gnt_i | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | INPUT | |
instr_rvalid_i | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | INPUT | |
instr_addr_o[1:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
instr_addr_o[16:2] | Yes | Yes | *T17,*T18,*T19 | Yes | T17,T18,T19 | OUTPUT | |
instr_addr_o[18:17] | No | No | No | OUTPUT | |||
instr_addr_o[19] | No | No | Yes | T343,T344,T345 | OUTPUT | ||
instr_addr_o[27:20] | No | No | No | OUTPUT | |||
instr_addr_o[29:28] | Yes | Yes | T42,*T179,*T223 | Yes | T42,T179,T223 | OUTPUT | |
instr_addr_o[30] | No | No | No | OUTPUT | |||
instr_addr_o[31] | Yes | Yes | T86,T241,T243 | Yes | T86,T241,T243 | OUTPUT | |
instr_rdata_i[31:0] | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | INPUT | |
instr_rdata_intg_i[6:0] | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | INPUT | |
instr_err_i | Yes | Yes | T42,T146,T109 | Yes | T42,T146,T109 | INPUT | |
data_req_o | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | OUTPUT | |
data_gnt_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
data_rvalid_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
data_we_o | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | OUTPUT | |
data_be_o[3:0] | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | OUTPUT | |
data_addr_o[1:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
data_addr_o[31:2] | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | OUTPUT | |
data_wdata_o[31:0] | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | OUTPUT | |
data_wdata_intg_o[6:0] | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | OUTPUT | |
data_rdata_i[31:0] | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | INPUT | |
data_rdata_intg_i[6:0] | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | INPUT | |
data_err_i | Yes | Yes | T41,T42,T43 | Yes | T41,T42,T43 | INPUT | |
irq_software_i | Yes | Yes | T189,T96,T190 | Yes | T189,T96,T190 | INPUT | |
irq_timer_i | Yes | Yes | T140,T191,T192 | Yes | T140,T191,T192 | INPUT | |
irq_external_i | Yes | Yes | T18,T147,T145 | Yes | T18,T147,T145 | INPUT | |
irq_fast_i[14:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
irq_nm_i | Yes | Yes | T41,T42,T43 | Yes | T41,T42,T43 | INPUT | |
scramble_key_valid_i | Yes | Yes | T86,T199,T200 | Yes | T86,T199,T200 | INPUT | |
scramble_key_i[127:0] | Yes | Yes | T17,T20,T98 | Yes | T17,T19,T20 | INPUT | |
scramble_nonce_i[63:0] | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T20 | INPUT | |
scramble_req_o | Yes | Yes | T179,T86,T199 | Yes | T179,T86,T199 | OUTPUT | |
debug_req_i | Yes | Yes | T194,T195,T196 | Yes | T194,T195,T196 | INPUT | |
crash_dump_o.exception_addr[31:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
crash_dump_o.exception_pc[31:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
crash_dump_o.last_data_addr[31:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
crash_dump_o.next_pc[31:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
crash_dump_o.current_pc[31:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
double_fault_seen_o | Yes | Yes | T180,T181,T182 | Yes | T180,T181,T182 | OUTPUT | |
fetch_enable_i[3:0] | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT | |
alert_minor_o | No | No | No | OUTPUT | |||
alert_major_internal_o | Yes | Yes | T346 | Yes | T346,T347 | OUTPUT | |
alert_major_bus_o | Yes | Yes | T42,T105,T107 | Yes | T42,T105,T107 | OUTPUT | |
core_sleep_o | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | OUTPUT | |
scan_rst_ni | Unreachable | Unreachable | Unreachable | INPUT |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |