Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : i2c
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_ip_i2c_0.1/rtl/i2c.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.top_earlgrey.u_i2c0 100.00 100.00
tb.dut.top_earlgrey.u_i2c1 100.00 100.00
tb.dut.top_earlgrey.u_i2c2 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_i2c0

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
94.75 90.71 93.54 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.top_earlgrey.u_i2c1

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
94.75 90.71 93.54 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.top_earlgrey.u_i2c2

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
94.75 90.71 93.54 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Toggle Coverage for Module : i2c
TotalCoveredPercent
Totals 48 48 100.00
Total Bits 328 328 100.00
Total Bits 0->1 164 164 100.00
Total Bits 1->0 164 164 100.00

Ports 48 48 100.00
Port Bits 328 328 100.00
Port Bits 0->1 164 164 100.00
Port Bits 1->0 164 164 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T29,T30,T31 Yes T29,T30,T31 INPUT
rst_ni Yes Yes T29,T30,T31 Yes T29,T30,T31 INPUT
tl_i.d_ready Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_i.a_mask[3:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_i.a_address[6:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_i.a_address[15:7] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[17:16] Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_i.a_address[18] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[19] Yes Yes *T32,*T33,*T34 Yes T32,T33,T34 INPUT
tl_i.a_address[29:20] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T32,*T33,*T34 Yes T32,T33,T34 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_i.a_valid Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_o.a_ready Yes Yes T32,T33,T55 Yes T32,T33,T34 OUTPUT
tl_o.d_error Yes Yes T32,T33,T34 Yes T32,T33,T34 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 OUTPUT
tl_o.d_data[31:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 OUTPUT
tl_o.d_sink Yes Yes T32,T33,T34 Yes T32,T33,T34 OUTPUT
tl_o.d_source[5:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T32,*T33,*T34 Yes T32,T33,T34 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T32,T33,T34 Yes T32,T33,T34 OUTPUT
alert_rx_i[0].ack_n Yes Yes T29,T30,T31 Yes T29,T30,T31 INPUT
alert_rx_i[0].ack_p Yes Yes T30,T31,T21 Yes T30,T31,T21 INPUT
alert_rx_i[0].ping_n Yes Yes T57,T58,T153 Yes T57,T58,T153 INPUT
alert_rx_i[0].ping_p Yes Yes T57,T58,T153 Yes T57,T58,T153 INPUT
alert_tx_o[0].alert_n Yes Yes T29,T30,T31 Yes T29,T30,T31 OUTPUT
alert_tx_o[0].alert_p Yes Yes T30,T31,T21 Yes T30,T31,T21 OUTPUT
cio_scl_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
cio_scl_o Unreachable Unreachable Unreachable OUTPUT
cio_scl_en_o Yes Yes T30,T31,T264 Yes T30,T31,T264 OUTPUT
cio_sda_i Yes Yes T31,T1,T2 Yes T31,T1,T2 INPUT
cio_sda_o Unreachable Unreachable Unreachable OUTPUT
cio_sda_en_o Yes Yes T31,T264,T265 Yes T31,T264,T265 OUTPUT
intr_fmt_threshold_o Yes Yes T31,T264,T265 Yes T31,T264,T265 OUTPUT
intr_rx_threshold_o Yes Yes T264,T265,T250 Yes T264,T265,T250 OUTPUT
intr_fmt_overflow_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT
intr_rx_overflow_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT
intr_nak_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT
intr_scl_interference_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT
intr_sda_interference_o Yes Yes T30,T31,T250 Yes T30,T31,T250 OUTPUT
intr_stretch_timeout_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT
intr_sda_unstable_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT
intr_cmd_complete_o Yes Yes T264,T265,T274 Yes T264,T265,T274 OUTPUT
intr_tx_stretch_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT
intr_tx_overflow_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT
intr_acq_full_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT
intr_unexp_stop_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT
intr_host_timeout_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_i2c0
TotalCoveredPercent
Totals 48 48 100.00
Total Bits 324 324 100.00
Total Bits 0->1 162 162 100.00
Total Bits 1->0 162 162 100.00

Ports 48 48 100.00
Port Bits 324 324 100.00
Port Bits 0->1 162 162 100.00
Port Bits 1->0 162 162 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T29,T30,T31 Yes T29,T30,T31 INPUT
rst_ni Yes Yes T29,T30,T31 Yes T29,T30,T31 INPUT
tl_i.d_ready Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T33,T34,T56 Yes T33,T34,T56 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_i.a_mask[3:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_i.a_address[6:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_i.a_address[18:7] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[19] Yes Yes *T32,*T33,*T34 Yes T32,T33,T34 INPUT
tl_i.a_address[29:20] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T32,*T33,*T34 Yes T32,T33,T34 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_i.a_valid Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_o.a_ready Yes Yes T32,T33,T55 Yes T32,T33,T34 OUTPUT
tl_o.d_error Yes Yes T32,T33,T56 Yes T32,T33,T34 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T32,T33,T34 Yes T33,T56,T55 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T33,T34,T56 Yes T33,T34,T56 OUTPUT
tl_o.d_data[31:0] Yes Yes T33,T56,T55 Yes T32,T33,T56 OUTPUT
tl_o.d_sink Yes Yes T32,T33,T56 Yes T32,T33,T56 OUTPUT
tl_o.d_source[5:0] Yes Yes T33,T56,T55 Yes T32,T33,T34 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T33,*T56,*T55 Yes T32,T33,T56 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T32,T33,T34 Yes T32,T33,T34 OUTPUT
alert_rx_i[0].ack_n Yes Yes T29,T30,T31 Yes T29,T30,T31 INPUT
alert_rx_i[0].ack_p Yes Yes T30,T21,T41 Yes T30,T21,T41 INPUT
alert_rx_i[0].ping_n Yes Yes T57,T58,T153 Yes T57,T58,T153 INPUT
alert_rx_i[0].ping_p Yes Yes T57,T58,T153 Yes T57,T58,T153 INPUT
alert_tx_o[0].alert_n Yes Yes T29,T30,T31 Yes T29,T30,T31 OUTPUT
alert_tx_o[0].alert_p Yes Yes T30,T21,T41 Yes T30,T21,T41 OUTPUT
cio_scl_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
cio_scl_o Unreachable Unreachable Unreachable OUTPUT
cio_scl_en_o Yes Yes T30,T31,T265 Yes T30,T31,T265 OUTPUT
cio_sda_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
cio_sda_o Unreachable Unreachable Unreachable OUTPUT
cio_sda_en_o Yes Yes T31,T265,T272 Yes T31,T265,T272 OUTPUT
intr_fmt_threshold_o Yes Yes T31,T265,T250 Yes T31,T265,T250 OUTPUT
intr_rx_threshold_o Yes Yes T265,T250,T272 Yes T265,T250,T272 OUTPUT
intr_fmt_overflow_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT
intr_rx_overflow_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT
intr_nak_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT
intr_scl_interference_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT
intr_sda_interference_o Yes Yes T30,T250,T254 Yes T30,T250,T254 OUTPUT
intr_stretch_timeout_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT
intr_sda_unstable_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT
intr_cmd_complete_o Yes Yes T265,T250,T272 Yes T265,T250,T272 OUTPUT
intr_tx_stretch_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT
intr_tx_overflow_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT
intr_acq_full_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT
intr_unexp_stop_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT
intr_host_timeout_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_i2c1
TotalCoveredPercent
Totals 48 48 100.00
Total Bits 326 326 100.00
Total Bits 0->1 163 163 100.00
Total Bits 1->0 163 163 100.00

Ports 48 48 100.00
Port Bits 326 326 100.00
Port Bits 0->1 163 163 100.00
Port Bits 1->0 163 163 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T29,T30,T31 Yes T29,T30,T31 INPUT
rst_ni Yes Yes T29,T30,T31 Yes T29,T30,T31 INPUT
tl_i.d_ready Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_i.a_mask[3:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_i.a_address[6:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_i.a_address[15:7] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[16] Yes Yes *T32,*T33,*T34 Yes T32,T33,T34 INPUT
tl_i.a_address[18:17] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[19] Yes Yes *T32,*T33,*T34 Yes T32,T33,T34 INPUT
tl_i.a_address[29:20] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T32,*T33,*T34 Yes T32,T33,T34 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_i.a_valid Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_o.a_ready Yes Yes T32,T33,T55 Yes T32,T33,T34 OUTPUT
tl_o.d_error Yes Yes T32,T33,T34 Yes T32,T33,T34 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 OUTPUT
tl_o.d_data[31:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 OUTPUT
tl_o.d_sink Yes Yes T32,T33,T34 Yes T32,T33,T34 OUTPUT
tl_o.d_source[5:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T32,*T33,*T34 Yes T32,T33,T34 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T32,T33,T34 Yes T32,T33,T34 OUTPUT
alert_rx_i[0].ack_n Yes Yes T29,T30,T31 Yes T29,T30,T31 INPUT
alert_rx_i[0].ack_p Yes Yes T30,T31,T41 Yes T30,T31,T41 INPUT
alert_rx_i[0].ping_n Yes Yes T57,T58,T153 Yes T57,T58,T153 INPUT
alert_rx_i[0].ping_p Yes Yes T57,T58,T153 Yes T57,T58,T153 INPUT
alert_tx_o[0].alert_n Yes Yes T29,T30,T31 Yes T29,T30,T31 OUTPUT
alert_tx_o[0].alert_p Yes Yes T30,T31,T41 Yes T30,T31,T41 OUTPUT
cio_scl_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
cio_scl_o Unreachable Unreachable Unreachable OUTPUT
cio_scl_en_o Yes Yes T30,T31,T264 Yes T30,T31,T264 OUTPUT
cio_sda_i Yes Yes T31,T1,T2 Yes T31,T1,T2 INPUT
cio_sda_o Unreachable Unreachable Unreachable OUTPUT
cio_sda_en_o Yes Yes T31,T264,T273 Yes T31,T264,T273 OUTPUT
intr_fmt_threshold_o Yes Yes T264,T250,T278 Yes T264,T250,T278 OUTPUT
intr_rx_threshold_o Yes Yes T264,T250,T278 Yes T264,T250,T278 OUTPUT
intr_fmt_overflow_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT
intr_rx_overflow_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT
intr_nak_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT
intr_scl_interference_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT
intr_sda_interference_o Yes Yes T30,T31,T250 Yes T30,T31,T250 OUTPUT
intr_stretch_timeout_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT
intr_sda_unstable_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT
intr_cmd_complete_o Yes Yes T264,T250,T273 Yes T264,T250,T273 OUTPUT
intr_tx_stretch_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT
intr_tx_overflow_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT
intr_acq_full_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT
intr_unexp_stop_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT
intr_host_timeout_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT

*Tests covering at least one bit in the range
Toggle Coverage for Instance : tb.dut.top_earlgrey.u_i2c2
TotalCoveredPercent
Totals 48 48 100.00
Total Bits 326 326 100.00
Total Bits 0->1 163 163 100.00
Total Bits 1->0 163 163 100.00

Ports 48 48 100.00
Port Bits 326 326 100.00
Port Bits 0->1 163 163 100.00
Port Bits 1->0 163 163 100.00

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T29,T30,T31 Yes T29,T30,T31 INPUT
rst_ni Yes Yes T29,T30,T31 Yes T29,T30,T31 INPUT
tl_i.d_ready Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_i.a_user.instr_type[3:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_i.a_mask[3:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_i.a_address[6:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_i.a_address[16:7] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[17] Yes Yes *T32,*T33,*T34 Yes T32,T33,T34 INPUT
tl_i.a_address[18] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[19] Yes Yes *T32,*T33,*T34 Yes T32,T33,T34 INPUT
tl_i.a_address[29:20] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T32,*T33,*T34 Yes T32,T33,T34 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[2:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_i.a_valid Yes Yes T32,T33,T34 Yes T32,T33,T34 INPUT
tl_o.a_ready Yes Yes T32,T33,T55 Yes T32,T33,T34 OUTPUT
tl_o.d_error Yes Yes T32,T33,T56 Yes T32,T33,T56 OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 OUTPUT
tl_o.d_user.rsp_intg[6:0] Yes Yes T32,T33,T56 Yes T32,T33,T34 OUTPUT
tl_o.d_data[31:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 OUTPUT
tl_o.d_sink Yes Yes T32,T33,T34 Yes T32,T33,T34 OUTPUT
tl_o.d_source[5:0] Yes Yes T33,T56,T104 Yes T32,T33,T56 OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[1:0] Yes Yes T32,T33,T34 Yes T32,T33,T34 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T32,*T33,*T56 Yes T32,T33,T34 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T32,T33,T34 Yes T32,T33,T34 OUTPUT
alert_rx_i[0].ack_n Yes Yes T29,T30,T31 Yes T29,T30,T31 INPUT
alert_rx_i[0].ack_p Yes Yes T30,T31,T41 Yes T30,T31,T41 INPUT
alert_rx_i[0].ping_n Yes Yes T57,T58,T153 Yes T57,T58,T153 INPUT
alert_rx_i[0].ping_p Yes Yes T57,T58,T153 Yes T57,T58,T153 INPUT
alert_tx_o[0].alert_n Yes Yes T29,T30,T31 Yes T29,T30,T31 OUTPUT
alert_tx_o[0].alert_p Yes Yes T30,T31,T41 Yes T30,T31,T41 OUTPUT
cio_scl_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
cio_scl_o Unreachable Unreachable Unreachable OUTPUT
cio_scl_en_o Yes Yes T30,T31,T275 Yes T30,T31,T275 OUTPUT
cio_sda_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
cio_sda_o Unreachable Unreachable Unreachable OUTPUT
cio_sda_en_o Yes Yes T274,T275,T279 Yes T274,T275,T279 OUTPUT
intr_fmt_threshold_o Yes Yes T250,T275,T279 Yes T250,T275,T279 OUTPUT
intr_rx_threshold_o Yes Yes T250,T275,T279 Yes T250,T275,T279 OUTPUT
intr_fmt_overflow_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT
intr_rx_overflow_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT
intr_nak_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT
intr_scl_interference_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT
intr_sda_interference_o Yes Yes T30,T31,T250 Yes T30,T31,T250 OUTPUT
intr_stretch_timeout_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT
intr_sda_unstable_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT
intr_cmd_complete_o Yes Yes T274,T250,T275 Yes T274,T250,T275 OUTPUT
intr_tx_stretch_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT
intr_tx_overflow_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT
intr_acq_full_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT
intr_unexp_stop_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT
intr_host_timeout_o Yes Yes T250,T254,T266 Yes T250,T254,T266 OUTPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%