Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T29,T30,T31 |
| 0 | 1 | Covered | T30,T31,T8 |
| 1 | 0 | Covered | T30,T31,T8 |
| 1 | 1 | Covered | T30,T31,T8 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T32,T33,T34 |
| 0 | 1 | Covered | T30,T31,T8 |
| 1 | 0 | Covered | T30,T31,T8 |
| 1 | 1 | Covered | T30,T31,T8 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T32,T33,T34 |
| 0 |
Covered |
T29,T30,T31 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T32,T33,T34 |
| 0 |
Covered |
T29,T30,T31 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
10868 |
0 |
0 |
| T8 |
49825 |
12 |
0 |
0 |
| T9 |
40775 |
6 |
0 |
0 |
| T10 |
0 |
7 |
0 |
0 |
| T11 |
246504 |
49 |
0 |
0 |
| T12 |
0 |
49 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T14 |
0 |
12 |
0 |
0 |
| T15 |
0 |
6 |
0 |
0 |
| T16 |
0 |
6 |
0 |
0 |
| T30 |
240075 |
98 |
0 |
0 |
| T31 |
2032758 |
614 |
0 |
0 |
| T46 |
167644 |
0 |
0 |
0 |
| T77 |
17658 |
0 |
0 |
0 |
| T78 |
24447 |
0 |
0 |
0 |
| T79 |
87374 |
0 |
0 |
0 |
| T80 |
135254 |
0 |
0 |
0 |
| T81 |
197403 |
0 |
0 |
0 |
| T82 |
170158 |
0 |
0 |
0 |
| T144 |
70509 |
0 |
0 |
0 |
| T239 |
42599 |
0 |
0 |
0 |
| T240 |
31904 |
0 |
0 |
0 |
| T241 |
65475 |
0 |
0 |
0 |
| T242 |
107456 |
0 |
0 |
0 |
| T243 |
166619 |
0 |
0 |
0 |
| T244 |
18992 |
0 |
0 |
0 |
| T287 |
97020 |
0 |
0 |
0 |
| T302 |
0 |
488 |
0 |
0 |
| T303 |
0 |
322 |
0 |
0 |
| T340 |
0 |
49 |
0 |
0 |
| T350 |
0 |
1 |
0 |
0 |
| T351 |
0 |
98 |
0 |
0 |
| T352 |
0 |
88 |
0 |
0 |
| T353 |
0 |
86 |
0 |
0 |
| T354 |
211115 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
10878 |
0 |
0 |
| T8 |
97238 |
13 |
0 |
0 |
| T9 |
40775 |
7 |
0 |
0 |
| T10 |
0 |
8 |
0 |
0 |
| T11 |
2303 |
49 |
0 |
0 |
| T12 |
0 |
49 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T14 |
0 |
13 |
0 |
0 |
| T15 |
0 |
7 |
0 |
0 |
| T16 |
0 |
7 |
0 |
0 |
| T30 |
240075 |
98 |
0 |
0 |
| T31 |
2032758 |
614 |
0 |
0 |
| T46 |
330386 |
0 |
0 |
0 |
| T77 |
34257 |
0 |
0 |
0 |
| T78 |
47553 |
0 |
0 |
0 |
| T79 |
171817 |
0 |
0 |
0 |
| T80 |
266734 |
0 |
0 |
0 |
| T81 |
389298 |
0 |
0 |
0 |
| T82 |
335489 |
0 |
0 |
0 |
| T144 |
70509 |
0 |
0 |
0 |
| T239 |
42599 |
0 |
0 |
0 |
| T240 |
31904 |
0 |
0 |
0 |
| T241 |
65475 |
0 |
0 |
0 |
| T242 |
107456 |
0 |
0 |
0 |
| T243 |
166619 |
0 |
0 |
0 |
| T244 |
18992 |
0 |
0 |
0 |
| T287 |
986 |
0 |
0 |
0 |
| T302 |
0 |
488 |
0 |
0 |
| T303 |
0 |
322 |
0 |
0 |
| T340 |
0 |
49 |
0 |
0 |
| T349 |
0 |
1 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
98 |
0 |
0 |
| T352 |
0 |
86 |
0 |
0 |
| T353 |
0 |
84 |
0 |
0 |
| T354 |
1909 |
0 |
0 |
0 |