Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T29,T30,T31 |
0 | 1 | Covered | T30,T31,T8 |
1 | 0 | Covered | T30,T31,T8 |
1 | 1 | Covered | T30,T31,T8 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T33,T34 |
0 | 1 | Covered | T30,T31,T8 |
1 | 0 | Covered | T30,T31,T8 |
1 | 1 | Covered | T30,T31,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T30,T31 |
0 |
Covered |
T29,T30,T31 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T32,T33,T34 |
0 |
Covered |
T29,T30,T31 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1322459 |
246 |
0 |
0 |
T8 |
804 |
2 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T30 |
944 |
2 |
0 |
0 |
T31 |
6076 |
16 |
0 |
0 |
T46 |
1634 |
0 |
0 |
0 |
T77 |
353 |
0 |
0 |
0 |
T78 |
447 |
0 |
0 |
0 |
T79 |
977 |
0 |
0 |
0 |
T80 |
1258 |
0 |
0 |
0 |
T81 |
1836 |
0 |
0 |
0 |
T82 |
1609 |
0 |
0 |
0 |
T302 |
0 |
4 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105754124 |
246 |
0 |
0 |
T8 |
48217 |
2 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T30 |
79081 |
2 |
0 |
0 |
T31 |
671510 |
16 |
0 |
0 |
T46 |
164376 |
0 |
0 |
0 |
T77 |
16952 |
0 |
0 |
0 |
T78 |
23553 |
0 |
0 |
0 |
T79 |
85420 |
0 |
0 |
0 |
T80 |
132738 |
0 |
0 |
0 |
T81 |
193731 |
0 |
0 |
0 |
T82 |
166940 |
0 |
0 |
0 |
T302 |
0 |
4 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T29,T30,T31 |
0 | 1 | Covered | T30,T31,T8 |
1 | 0 | Covered | T30,T31,T8 |
1 | 1 | Covered | T30,T31,T8 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T33,T34 |
0 | 1 | Covered | T30,T31,T8 |
1 | 0 | Covered | T30,T31,T8 |
1 | 1 | Covered | T30,T31,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T32,T33,T34 |
0 |
Covered |
T29,T30,T31 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T30,T31 |
0 |
Covered |
T29,T30,T31 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105754124 |
246 |
0 |
0 |
T8 |
48217 |
2 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T30 |
79081 |
2 |
0 |
0 |
T31 |
671510 |
16 |
0 |
0 |
T46 |
164376 |
0 |
0 |
0 |
T77 |
16952 |
0 |
0 |
0 |
T78 |
23553 |
0 |
0 |
0 |
T79 |
85420 |
0 |
0 |
0 |
T80 |
132738 |
0 |
0 |
0 |
T81 |
193731 |
0 |
0 |
0 |
T82 |
166940 |
0 |
0 |
0 |
T302 |
0 |
4 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1322459 |
246 |
0 |
0 |
T8 |
804 |
2 |
0 |
0 |
T10 |
0 |
2 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T14 |
0 |
2 |
0 |
0 |
T30 |
944 |
2 |
0 |
0 |
T31 |
6076 |
16 |
0 |
0 |
T46 |
1634 |
0 |
0 |
0 |
T77 |
353 |
0 |
0 |
0 |
T78 |
447 |
0 |
0 |
0 |
T79 |
977 |
0 |
0 |
0 |
T80 |
1258 |
0 |
0 |
0 |
T81 |
1836 |
0 |
0 |
0 |
T82 |
1609 |
0 |
0 |
0 |
T302 |
0 |
4 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T29,T30,T31 |
0 | 1 | Covered | T30,T31,T9 |
1 | 0 | Covered | T30,T31,T9 |
1 | 1 | Covered | T30,T31,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T33,T34 |
0 | 1 | Covered | T30,T31,T9 |
1 | 0 | Covered | T30,T31,T9 |
1 | 1 | Covered | T30,T31,T9 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T30,T31 |
0 |
Covered |
T29,T30,T31 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T32,T33,T34 |
0 |
Covered |
T29,T30,T31 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1322459 |
201 |
0 |
0 |
T9 |
812 |
2 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T30 |
944 |
2 |
0 |
0 |
T31 |
6076 |
13 |
0 |
0 |
T144 |
1034 |
0 |
0 |
0 |
T239 |
731 |
0 |
0 |
0 |
T240 |
474 |
0 |
0 |
0 |
T241 |
1290 |
0 |
0 |
0 |
T242 |
1574 |
0 |
0 |
0 |
T243 |
1595 |
0 |
0 |
0 |
T244 |
406 |
0 |
0 |
0 |
T302 |
0 |
10 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105754124 |
202 |
0 |
0 |
T9 |
39963 |
3 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T30 |
79081 |
2 |
0 |
0 |
T31 |
671510 |
13 |
0 |
0 |
T144 |
69475 |
0 |
0 |
0 |
T239 |
41868 |
0 |
0 |
0 |
T240 |
31430 |
0 |
0 |
0 |
T241 |
64185 |
0 |
0 |
0 |
T242 |
105882 |
0 |
0 |
0 |
T243 |
165024 |
0 |
0 |
0 |
T244 |
18586 |
0 |
0 |
0 |
T302 |
0 |
10 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T29,T30,T31 |
0 | 1 | Covered | T30,T31,T9 |
1 | 0 | Covered | T30,T31,T9 |
1 | 1 | Covered | T30,T31,T9 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T33,T34 |
0 | 1 | Covered | T30,T31,T9 |
1 | 0 | Covered | T30,T31,T9 |
1 | 1 | Covered | T30,T31,T9 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T32,T33,T34 |
0 |
Covered |
T29,T30,T31 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T30,T31 |
0 |
Covered |
T29,T30,T31 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105754124 |
201 |
0 |
0 |
T9 |
39963 |
2 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T30 |
79081 |
2 |
0 |
0 |
T31 |
671510 |
13 |
0 |
0 |
T144 |
69475 |
0 |
0 |
0 |
T239 |
41868 |
0 |
0 |
0 |
T240 |
31430 |
0 |
0 |
0 |
T241 |
64185 |
0 |
0 |
0 |
T242 |
105882 |
0 |
0 |
0 |
T243 |
165024 |
0 |
0 |
0 |
T244 |
18586 |
0 |
0 |
0 |
T302 |
0 |
10 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1322459 |
201 |
0 |
0 |
T9 |
812 |
2 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T30 |
944 |
2 |
0 |
0 |
T31 |
6076 |
13 |
0 |
0 |
T144 |
1034 |
0 |
0 |
0 |
T239 |
731 |
0 |
0 |
0 |
T240 |
474 |
0 |
0 |
0 |
T241 |
1290 |
0 |
0 |
0 |
T242 |
1574 |
0 |
0 |
0 |
T243 |
1595 |
0 |
0 |
0 |
T244 |
406 |
0 |
0 |
0 |
T302 |
0 |
10 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T29,T30,T31 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T11 |
1 | 1 | Covered | T30,T31,T302 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T33,T34 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T302 |
1 | 1 | Covered | T30,T31,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T30,T31 |
0 |
Covered |
T29,T30,T31 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T32,T33,T34 |
0 |
Covered |
T29,T30,T31 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1322459 |
251 |
0 |
0 |
T11 |
2303 |
1 |
0 |
0 |
T12 |
4160 |
1 |
0 |
0 |
T30 |
944 |
2 |
0 |
0 |
T31 |
6076 |
9 |
0 |
0 |
T287 |
986 |
0 |
0 |
0 |
T302 |
0 |
8 |
0 |
0 |
T303 |
0 |
14 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
1909 |
0 |
0 |
0 |
T355 |
854 |
0 |
0 |
0 |
T356 |
1402 |
0 |
0 |
0 |
T357 |
1577 |
0 |
0 |
0 |
T358 |
624 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105754124 |
251 |
0 |
0 |
T11 |
246504 |
1 |
0 |
0 |
T12 |
459143 |
1 |
0 |
0 |
T30 |
79081 |
2 |
0 |
0 |
T31 |
671510 |
9 |
0 |
0 |
T287 |
97020 |
0 |
0 |
0 |
T302 |
0 |
8 |
0 |
0 |
T303 |
0 |
14 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
211115 |
0 |
0 |
0 |
T355 |
54563 |
0 |
0 |
0 |
T356 |
117733 |
0 |
0 |
0 |
T357 |
156426 |
0 |
0 |
0 |
T358 |
51198 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T29,T30,T31 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T11 |
1 | 1 | Covered | T30,T31,T302 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T33,T34 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T302 |
1 | 1 | Covered | T30,T31,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T32,T33,T34 |
0 |
Covered |
T29,T30,T31 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T30,T31 |
0 |
Covered |
T29,T30,T31 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105754124 |
251 |
0 |
0 |
T11 |
246504 |
1 |
0 |
0 |
T12 |
459143 |
1 |
0 |
0 |
T30 |
79081 |
2 |
0 |
0 |
T31 |
671510 |
9 |
0 |
0 |
T287 |
97020 |
0 |
0 |
0 |
T302 |
0 |
8 |
0 |
0 |
T303 |
0 |
14 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
211115 |
0 |
0 |
0 |
T355 |
54563 |
0 |
0 |
0 |
T356 |
117733 |
0 |
0 |
0 |
T357 |
156426 |
0 |
0 |
0 |
T358 |
51198 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1322459 |
251 |
0 |
0 |
T11 |
2303 |
1 |
0 |
0 |
T12 |
4160 |
1 |
0 |
0 |
T30 |
944 |
2 |
0 |
0 |
T31 |
6076 |
9 |
0 |
0 |
T287 |
986 |
0 |
0 |
0 |
T302 |
0 |
8 |
0 |
0 |
T303 |
0 |
14 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
1909 |
0 |
0 |
0 |
T355 |
854 |
0 |
0 |
0 |
T356 |
1402 |
0 |
0 |
0 |
T357 |
1577 |
0 |
0 |
0 |
T358 |
624 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T29,T30,T31 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T11 |
1 | 1 | Covered | T30,T31,T302 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T33,T34 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T302 |
1 | 1 | Covered | T30,T31,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T30,T31 |
0 |
Covered |
T29,T30,T31 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T32,T33,T34 |
0 |
Covered |
T29,T30,T31 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1322459 |
226 |
0 |
0 |
T11 |
2303 |
1 |
0 |
0 |
T12 |
4160 |
1 |
0 |
0 |
T30 |
944 |
2 |
0 |
0 |
T31 |
6076 |
9 |
0 |
0 |
T287 |
986 |
0 |
0 |
0 |
T302 |
0 |
18 |
0 |
0 |
T303 |
0 |
15 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
1909 |
0 |
0 |
0 |
T355 |
854 |
0 |
0 |
0 |
T356 |
1402 |
0 |
0 |
0 |
T357 |
1577 |
0 |
0 |
0 |
T358 |
624 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105754124 |
226 |
0 |
0 |
T11 |
246504 |
1 |
0 |
0 |
T12 |
459143 |
1 |
0 |
0 |
T30 |
79081 |
2 |
0 |
0 |
T31 |
671510 |
9 |
0 |
0 |
T287 |
97020 |
0 |
0 |
0 |
T302 |
0 |
18 |
0 |
0 |
T303 |
0 |
15 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
211115 |
0 |
0 |
0 |
T355 |
54563 |
0 |
0 |
0 |
T356 |
117733 |
0 |
0 |
0 |
T357 |
156426 |
0 |
0 |
0 |
T358 |
51198 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T29,T30,T31 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T11 |
1 | 1 | Covered | T30,T31,T302 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T33,T34 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T302 |
1 | 1 | Covered | T30,T31,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T32,T33,T34 |
0 |
Covered |
T29,T30,T31 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T30,T31 |
0 |
Covered |
T29,T30,T31 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105754124 |
226 |
0 |
0 |
T11 |
246504 |
1 |
0 |
0 |
T12 |
459143 |
1 |
0 |
0 |
T30 |
79081 |
2 |
0 |
0 |
T31 |
671510 |
9 |
0 |
0 |
T287 |
97020 |
0 |
0 |
0 |
T302 |
0 |
18 |
0 |
0 |
T303 |
0 |
15 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
211115 |
0 |
0 |
0 |
T355 |
54563 |
0 |
0 |
0 |
T356 |
117733 |
0 |
0 |
0 |
T357 |
156426 |
0 |
0 |
0 |
T358 |
51198 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1322459 |
226 |
0 |
0 |
T11 |
2303 |
1 |
0 |
0 |
T12 |
4160 |
1 |
0 |
0 |
T30 |
944 |
2 |
0 |
0 |
T31 |
6076 |
9 |
0 |
0 |
T287 |
986 |
0 |
0 |
0 |
T302 |
0 |
18 |
0 |
0 |
T303 |
0 |
15 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
1909 |
0 |
0 |
0 |
T355 |
854 |
0 |
0 |
0 |
T356 |
1402 |
0 |
0 |
0 |
T357 |
1577 |
0 |
0 |
0 |
T358 |
624 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T29,T30,T31 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T11 |
1 | 1 | Covered | T30,T31,T302 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T33,T34 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T302 |
1 | 1 | Covered | T30,T31,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T30,T31 |
0 |
Covered |
T29,T30,T31 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T32,T33,T34 |
0 |
Covered |
T29,T30,T31 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1322459 |
193 |
0 |
0 |
T11 |
2303 |
1 |
0 |
0 |
T12 |
4160 |
1 |
0 |
0 |
T30 |
944 |
2 |
0 |
0 |
T31 |
6076 |
11 |
0 |
0 |
T287 |
986 |
0 |
0 |
0 |
T302 |
0 |
6 |
0 |
0 |
T303 |
0 |
6 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
1909 |
0 |
0 |
0 |
T355 |
854 |
0 |
0 |
0 |
T356 |
1402 |
0 |
0 |
0 |
T357 |
1577 |
0 |
0 |
0 |
T358 |
624 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105754124 |
193 |
0 |
0 |
T11 |
246504 |
1 |
0 |
0 |
T12 |
459143 |
1 |
0 |
0 |
T30 |
79081 |
2 |
0 |
0 |
T31 |
671510 |
11 |
0 |
0 |
T287 |
97020 |
0 |
0 |
0 |
T302 |
0 |
6 |
0 |
0 |
T303 |
0 |
6 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
211115 |
0 |
0 |
0 |
T355 |
54563 |
0 |
0 |
0 |
T356 |
117733 |
0 |
0 |
0 |
T357 |
156426 |
0 |
0 |
0 |
T358 |
51198 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T29,T30,T31 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T11 |
1 | 1 | Covered | T30,T31,T302 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T33,T34 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T302 |
1 | 1 | Covered | T30,T31,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T32,T33,T34 |
0 |
Covered |
T29,T30,T31 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T30,T31 |
0 |
Covered |
T29,T30,T31 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105754124 |
193 |
0 |
0 |
T11 |
246504 |
1 |
0 |
0 |
T12 |
459143 |
1 |
0 |
0 |
T30 |
79081 |
2 |
0 |
0 |
T31 |
671510 |
11 |
0 |
0 |
T287 |
97020 |
0 |
0 |
0 |
T302 |
0 |
6 |
0 |
0 |
T303 |
0 |
6 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
211115 |
0 |
0 |
0 |
T355 |
54563 |
0 |
0 |
0 |
T356 |
117733 |
0 |
0 |
0 |
T357 |
156426 |
0 |
0 |
0 |
T358 |
51198 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1322459 |
193 |
0 |
0 |
T11 |
2303 |
1 |
0 |
0 |
T12 |
4160 |
1 |
0 |
0 |
T30 |
944 |
2 |
0 |
0 |
T31 |
6076 |
11 |
0 |
0 |
T287 |
986 |
0 |
0 |
0 |
T302 |
0 |
6 |
0 |
0 |
T303 |
0 |
6 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
1909 |
0 |
0 |
0 |
T355 |
854 |
0 |
0 |
0 |
T356 |
1402 |
0 |
0 |
0 |
T357 |
1577 |
0 |
0 |
0 |
T358 |
624 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T29,T30,T31 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T11 |
1 | 1 | Covered | T30,T31,T15 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T33,T34 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T15 |
1 | 1 | Covered | T30,T31,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T30,T31 |
0 |
Covered |
T29,T30,T31 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T32,T33,T34 |
0 |
Covered |
T29,T30,T31 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1322459 |
226 |
0 |
0 |
T11 |
2303 |
1 |
0 |
0 |
T12 |
4160 |
1 |
0 |
0 |
T15 |
0 |
2 |
0 |
0 |
T30 |
944 |
2 |
0 |
0 |
T31 |
6076 |
9 |
0 |
0 |
T287 |
986 |
0 |
0 |
0 |
T302 |
0 |
11 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
1909 |
0 |
0 |
0 |
T355 |
854 |
0 |
0 |
0 |
T356 |
1402 |
0 |
0 |
0 |
T357 |
1577 |
0 |
0 |
0 |
T358 |
624 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105754124 |
227 |
0 |
0 |
T11 |
246504 |
1 |
0 |
0 |
T12 |
459143 |
1 |
0 |
0 |
T15 |
0 |
3 |
0 |
0 |
T30 |
79081 |
2 |
0 |
0 |
T31 |
671510 |
9 |
0 |
0 |
T287 |
97020 |
0 |
0 |
0 |
T302 |
0 |
11 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
211115 |
0 |
0 |
0 |
T355 |
54563 |
0 |
0 |
0 |
T356 |
117733 |
0 |
0 |
0 |
T357 |
156426 |
0 |
0 |
0 |
T358 |
51198 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T29,T30,T31 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T11 |
1 | 1 | Covered | T30,T31,T15 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T33,T34 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T15 |
1 | 1 | Covered | T30,T31,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T32,T33,T34 |
0 |
Covered |
T29,T30,T31 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T30,T31 |
0 |
Covered |
T29,T30,T31 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105754124 |
226 |
0 |
0 |
T11 |
246504 |
1 |
0 |
0 |
T12 |
459143 |
1 |
0 |
0 |
T15 |
0 |
2 |
0 |
0 |
T30 |
79081 |
2 |
0 |
0 |
T31 |
671510 |
9 |
0 |
0 |
T287 |
97020 |
0 |
0 |
0 |
T302 |
0 |
11 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
211115 |
0 |
0 |
0 |
T355 |
54563 |
0 |
0 |
0 |
T356 |
117733 |
0 |
0 |
0 |
T357 |
156426 |
0 |
0 |
0 |
T358 |
51198 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1322459 |
226 |
0 |
0 |
T11 |
2303 |
1 |
0 |
0 |
T12 |
4160 |
1 |
0 |
0 |
T15 |
0 |
2 |
0 |
0 |
T30 |
944 |
2 |
0 |
0 |
T31 |
6076 |
9 |
0 |
0 |
T287 |
986 |
0 |
0 |
0 |
T302 |
0 |
11 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
1909 |
0 |
0 |
0 |
T355 |
854 |
0 |
0 |
0 |
T356 |
1402 |
0 |
0 |
0 |
T357 |
1577 |
0 |
0 |
0 |
T358 |
624 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T29,T30,T31 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T11 |
1 | 1 | Covered | T30,T31,T302 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T33,T34 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T302 |
1 | 1 | Covered | T30,T31,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T30,T31 |
0 |
Covered |
T29,T30,T31 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T32,T33,T34 |
0 |
Covered |
T29,T30,T31 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1322459 |
211 |
0 |
0 |
T11 |
2303 |
1 |
0 |
0 |
T12 |
4160 |
1 |
0 |
0 |
T30 |
944 |
2 |
0 |
0 |
T31 |
6076 |
10 |
0 |
0 |
T287 |
986 |
0 |
0 |
0 |
T302 |
0 |
3 |
0 |
0 |
T303 |
0 |
9 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
1909 |
0 |
0 |
0 |
T355 |
854 |
0 |
0 |
0 |
T356 |
1402 |
0 |
0 |
0 |
T357 |
1577 |
0 |
0 |
0 |
T358 |
624 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105754124 |
211 |
0 |
0 |
T11 |
246504 |
1 |
0 |
0 |
T12 |
459143 |
1 |
0 |
0 |
T30 |
79081 |
2 |
0 |
0 |
T31 |
671510 |
10 |
0 |
0 |
T287 |
97020 |
0 |
0 |
0 |
T302 |
0 |
3 |
0 |
0 |
T303 |
0 |
9 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
211115 |
0 |
0 |
0 |
T355 |
54563 |
0 |
0 |
0 |
T356 |
117733 |
0 |
0 |
0 |
T357 |
156426 |
0 |
0 |
0 |
T358 |
51198 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T29,T30,T31 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T11 |
1 | 1 | Covered | T30,T31,T302 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T33,T34 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T302 |
1 | 1 | Covered | T30,T31,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T32,T33,T34 |
0 |
Covered |
T29,T30,T31 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T30,T31 |
0 |
Covered |
T29,T30,T31 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105754124 |
211 |
0 |
0 |
T11 |
246504 |
1 |
0 |
0 |
T12 |
459143 |
1 |
0 |
0 |
T30 |
79081 |
2 |
0 |
0 |
T31 |
671510 |
10 |
0 |
0 |
T287 |
97020 |
0 |
0 |
0 |
T302 |
0 |
3 |
0 |
0 |
T303 |
0 |
9 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
211115 |
0 |
0 |
0 |
T355 |
54563 |
0 |
0 |
0 |
T356 |
117733 |
0 |
0 |
0 |
T357 |
156426 |
0 |
0 |
0 |
T358 |
51198 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1322459 |
211 |
0 |
0 |
T11 |
2303 |
1 |
0 |
0 |
T12 |
4160 |
1 |
0 |
0 |
T30 |
944 |
2 |
0 |
0 |
T31 |
6076 |
10 |
0 |
0 |
T287 |
986 |
0 |
0 |
0 |
T302 |
0 |
3 |
0 |
0 |
T303 |
0 |
9 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
1909 |
0 |
0 |
0 |
T355 |
854 |
0 |
0 |
0 |
T356 |
1402 |
0 |
0 |
0 |
T357 |
1577 |
0 |
0 |
0 |
T358 |
624 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T29,T30,T31 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T11 |
1 | 1 | Covered | T30,T31,T16 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T33,T34 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T16 |
1 | 1 | Covered | T30,T31,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T30,T31 |
0 |
Covered |
T29,T30,T31 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T32,T33,T34 |
0 |
Covered |
T29,T30,T31 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1322459 |
215 |
0 |
0 |
T11 |
2303 |
1 |
0 |
0 |
T12 |
4160 |
1 |
0 |
0 |
T16 |
0 |
2 |
0 |
0 |
T30 |
944 |
2 |
0 |
0 |
T31 |
6076 |
6 |
0 |
0 |
T287 |
986 |
0 |
0 |
0 |
T302 |
0 |
11 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
1909 |
0 |
0 |
0 |
T355 |
854 |
0 |
0 |
0 |
T356 |
1402 |
0 |
0 |
0 |
T357 |
1577 |
0 |
0 |
0 |
T358 |
624 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105754124 |
216 |
0 |
0 |
T11 |
246504 |
1 |
0 |
0 |
T12 |
459143 |
1 |
0 |
0 |
T16 |
0 |
3 |
0 |
0 |
T30 |
79081 |
2 |
0 |
0 |
T31 |
671510 |
6 |
0 |
0 |
T287 |
97020 |
0 |
0 |
0 |
T302 |
0 |
11 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
211115 |
0 |
0 |
0 |
T355 |
54563 |
0 |
0 |
0 |
T356 |
117733 |
0 |
0 |
0 |
T357 |
156426 |
0 |
0 |
0 |
T358 |
51198 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T29,T30,T31 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T11 |
1 | 1 | Covered | T30,T31,T16 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T33,T34 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T16 |
1 | 1 | Covered | T30,T31,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T32,T33,T34 |
0 |
Covered |
T29,T30,T31 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T30,T31 |
0 |
Covered |
T29,T30,T31 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105754124 |
215 |
0 |
0 |
T11 |
246504 |
1 |
0 |
0 |
T12 |
459143 |
1 |
0 |
0 |
T16 |
0 |
2 |
0 |
0 |
T30 |
79081 |
2 |
0 |
0 |
T31 |
671510 |
6 |
0 |
0 |
T287 |
97020 |
0 |
0 |
0 |
T302 |
0 |
11 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
211115 |
0 |
0 |
0 |
T355 |
54563 |
0 |
0 |
0 |
T356 |
117733 |
0 |
0 |
0 |
T357 |
156426 |
0 |
0 |
0 |
T358 |
51198 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1322459 |
215 |
0 |
0 |
T11 |
2303 |
1 |
0 |
0 |
T12 |
4160 |
1 |
0 |
0 |
T16 |
0 |
2 |
0 |
0 |
T30 |
944 |
2 |
0 |
0 |
T31 |
6076 |
6 |
0 |
0 |
T287 |
986 |
0 |
0 |
0 |
T302 |
0 |
11 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
1909 |
0 |
0 |
0 |
T355 |
854 |
0 |
0 |
0 |
T356 |
1402 |
0 |
0 |
0 |
T357 |
1577 |
0 |
0 |
0 |
T358 |
624 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T29,T30,T31 |
0 | 1 | Covered | T30,T31,T8 |
1 | 0 | Covered | T30,T31,T8 |
1 | 1 | Covered | T30,T31,T302 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T33,T34 |
0 | 1 | Covered | T30,T31,T8 |
1 | 0 | Covered | T30,T31,T302 |
1 | 1 | Covered | T30,T31,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T30,T31 |
0 |
Covered |
T29,T30,T31 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T32,T33,T34 |
0 |
Covered |
T29,T30,T31 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1322459 |
226 |
0 |
0 |
T8 |
804 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T30 |
944 |
2 |
0 |
0 |
T31 |
6076 |
20 |
0 |
0 |
T46 |
1634 |
0 |
0 |
0 |
T77 |
353 |
0 |
0 |
0 |
T78 |
447 |
0 |
0 |
0 |
T79 |
977 |
0 |
0 |
0 |
T80 |
1258 |
0 |
0 |
0 |
T81 |
1836 |
0 |
0 |
0 |
T82 |
1609 |
0 |
0 |
0 |
T302 |
0 |
5 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105754124 |
226 |
0 |
0 |
T8 |
48217 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T30 |
79081 |
2 |
0 |
0 |
T31 |
671510 |
20 |
0 |
0 |
T46 |
164376 |
0 |
0 |
0 |
T77 |
16952 |
0 |
0 |
0 |
T78 |
23553 |
0 |
0 |
0 |
T79 |
85420 |
0 |
0 |
0 |
T80 |
132738 |
0 |
0 |
0 |
T81 |
193731 |
0 |
0 |
0 |
T82 |
166940 |
0 |
0 |
0 |
T302 |
0 |
5 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T29,T30,T31 |
0 | 1 | Covered | T30,T31,T8 |
1 | 0 | Covered | T30,T31,T8 |
1 | 1 | Covered | T30,T31,T302 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T33,T34 |
0 | 1 | Covered | T30,T31,T8 |
1 | 0 | Covered | T30,T31,T302 |
1 | 1 | Covered | T30,T31,T8 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T32,T33,T34 |
0 |
Covered |
T29,T30,T31 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T30,T31 |
0 |
Covered |
T29,T30,T31 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105754124 |
226 |
0 |
0 |
T8 |
48217 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T30 |
79081 |
2 |
0 |
0 |
T31 |
671510 |
20 |
0 |
0 |
T46 |
164376 |
0 |
0 |
0 |
T77 |
16952 |
0 |
0 |
0 |
T78 |
23553 |
0 |
0 |
0 |
T79 |
85420 |
0 |
0 |
0 |
T80 |
132738 |
0 |
0 |
0 |
T81 |
193731 |
0 |
0 |
0 |
T82 |
166940 |
0 |
0 |
0 |
T302 |
0 |
5 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1322459 |
226 |
0 |
0 |
T8 |
804 |
1 |
0 |
0 |
T10 |
0 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T14 |
0 |
1 |
0 |
0 |
T30 |
944 |
2 |
0 |
0 |
T31 |
6076 |
20 |
0 |
0 |
T46 |
1634 |
0 |
0 |
0 |
T77 |
353 |
0 |
0 |
0 |
T78 |
447 |
0 |
0 |
0 |
T79 |
977 |
0 |
0 |
0 |
T80 |
1258 |
0 |
0 |
0 |
T81 |
1836 |
0 |
0 |
0 |
T82 |
1609 |
0 |
0 |
0 |
T302 |
0 |
5 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T29,T30,T31 |
0 | 1 | Covered | T30,T31,T9 |
1 | 0 | Covered | T30,T31,T9 |
1 | 1 | Covered | T30,T31,T302 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T33,T34 |
0 | 1 | Covered | T30,T31,T9 |
1 | 0 | Covered | T30,T31,T302 |
1 | 1 | Covered | T30,T31,T9 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T30,T31 |
0 |
Covered |
T29,T30,T31 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T32,T33,T34 |
0 |
Covered |
T29,T30,T31 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1322459 |
208 |
0 |
0 |
T9 |
812 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T30 |
944 |
2 |
0 |
0 |
T31 |
6076 |
14 |
0 |
0 |
T144 |
1034 |
0 |
0 |
0 |
T239 |
731 |
0 |
0 |
0 |
T240 |
474 |
0 |
0 |
0 |
T241 |
1290 |
0 |
0 |
0 |
T242 |
1574 |
0 |
0 |
0 |
T243 |
1595 |
0 |
0 |
0 |
T244 |
406 |
0 |
0 |
0 |
T302 |
0 |
7 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105754124 |
208 |
0 |
0 |
T9 |
39963 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T30 |
79081 |
2 |
0 |
0 |
T31 |
671510 |
14 |
0 |
0 |
T144 |
69475 |
0 |
0 |
0 |
T239 |
41868 |
0 |
0 |
0 |
T240 |
31430 |
0 |
0 |
0 |
T241 |
64185 |
0 |
0 |
0 |
T242 |
105882 |
0 |
0 |
0 |
T243 |
165024 |
0 |
0 |
0 |
T244 |
18586 |
0 |
0 |
0 |
T302 |
0 |
7 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T29,T30,T31 |
0 | 1 | Covered | T30,T31,T9 |
1 | 0 | Covered | T30,T31,T9 |
1 | 1 | Covered | T30,T31,T302 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T33,T34 |
0 | 1 | Covered | T30,T31,T9 |
1 | 0 | Covered | T30,T31,T302 |
1 | 1 | Covered | T30,T31,T9 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T32,T33,T34 |
0 |
Covered |
T29,T30,T31 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T30,T31 |
0 |
Covered |
T29,T30,T31 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105754124 |
208 |
0 |
0 |
T9 |
39963 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T30 |
79081 |
2 |
0 |
0 |
T31 |
671510 |
14 |
0 |
0 |
T144 |
69475 |
0 |
0 |
0 |
T239 |
41868 |
0 |
0 |
0 |
T240 |
31430 |
0 |
0 |
0 |
T241 |
64185 |
0 |
0 |
0 |
T242 |
105882 |
0 |
0 |
0 |
T243 |
165024 |
0 |
0 |
0 |
T244 |
18586 |
0 |
0 |
0 |
T302 |
0 |
7 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1322459 |
208 |
0 |
0 |
T9 |
812 |
1 |
0 |
0 |
T11 |
0 |
1 |
0 |
0 |
T12 |
0 |
1 |
0 |
0 |
T30 |
944 |
2 |
0 |
0 |
T31 |
6076 |
14 |
0 |
0 |
T144 |
1034 |
0 |
0 |
0 |
T239 |
731 |
0 |
0 |
0 |
T240 |
474 |
0 |
0 |
0 |
T241 |
1290 |
0 |
0 |
0 |
T242 |
1574 |
0 |
0 |
0 |
T243 |
1595 |
0 |
0 |
0 |
T244 |
406 |
0 |
0 |
0 |
T302 |
0 |
7 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T29,T30,T31 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T11 |
1 | 1 | Covered | T30,T31,T302 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T33,T34 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T302 |
1 | 1 | Covered | T30,T31,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T30,T31 |
0 |
Covered |
T29,T30,T31 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T32,T33,T34 |
0 |
Covered |
T29,T30,T31 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1322459 |
226 |
0 |
0 |
T11 |
2303 |
1 |
0 |
0 |
T12 |
4160 |
1 |
0 |
0 |
T30 |
944 |
2 |
0 |
0 |
T31 |
6076 |
9 |
0 |
0 |
T287 |
986 |
0 |
0 |
0 |
T302 |
0 |
12 |
0 |
0 |
T303 |
0 |
10 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
1909 |
0 |
0 |
0 |
T355 |
854 |
0 |
0 |
0 |
T356 |
1402 |
0 |
0 |
0 |
T357 |
1577 |
0 |
0 |
0 |
T358 |
624 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105754124 |
227 |
0 |
0 |
T11 |
246504 |
1 |
0 |
0 |
T12 |
459143 |
1 |
0 |
0 |
T30 |
79081 |
2 |
0 |
0 |
T31 |
671510 |
9 |
0 |
0 |
T287 |
97020 |
0 |
0 |
0 |
T302 |
0 |
12 |
0 |
0 |
T303 |
0 |
10 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
211115 |
0 |
0 |
0 |
T355 |
54563 |
0 |
0 |
0 |
T356 |
117733 |
0 |
0 |
0 |
T357 |
156426 |
0 |
0 |
0 |
T358 |
51198 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T29,T30,T31 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T11 |
1 | 1 | Covered | T30,T31,T302 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T33,T34 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T302 |
1 | 1 | Covered | T30,T31,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T32,T33,T34 |
0 |
Covered |
T29,T30,T31 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T30,T31 |
0 |
Covered |
T29,T30,T31 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105754124 |
226 |
0 |
0 |
T11 |
246504 |
1 |
0 |
0 |
T12 |
459143 |
1 |
0 |
0 |
T30 |
79081 |
2 |
0 |
0 |
T31 |
671510 |
9 |
0 |
0 |
T287 |
97020 |
0 |
0 |
0 |
T302 |
0 |
12 |
0 |
0 |
T303 |
0 |
10 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
211115 |
0 |
0 |
0 |
T355 |
54563 |
0 |
0 |
0 |
T356 |
117733 |
0 |
0 |
0 |
T357 |
156426 |
0 |
0 |
0 |
T358 |
51198 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1322459 |
226 |
0 |
0 |
T11 |
2303 |
1 |
0 |
0 |
T12 |
4160 |
1 |
0 |
0 |
T30 |
944 |
2 |
0 |
0 |
T31 |
6076 |
9 |
0 |
0 |
T287 |
986 |
0 |
0 |
0 |
T302 |
0 |
12 |
0 |
0 |
T303 |
0 |
10 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
1909 |
0 |
0 |
0 |
T355 |
854 |
0 |
0 |
0 |
T356 |
1402 |
0 |
0 |
0 |
T357 |
1577 |
0 |
0 |
0 |
T358 |
624 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T29,T30,T31 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T11 |
1 | 1 | Covered | T30,T31,T302 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T33,T34 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T302 |
1 | 1 | Covered | T30,T31,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T30,T31 |
0 |
Covered |
T29,T30,T31 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T32,T33,T34 |
0 |
Covered |
T29,T30,T31 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1322459 |
209 |
0 |
0 |
T11 |
2303 |
1 |
0 |
0 |
T12 |
4160 |
1 |
0 |
0 |
T30 |
944 |
2 |
0 |
0 |
T31 |
6076 |
10 |
0 |
0 |
T287 |
986 |
0 |
0 |
0 |
T302 |
0 |
20 |
0 |
0 |
T303 |
0 |
10 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
1909 |
0 |
0 |
0 |
T355 |
854 |
0 |
0 |
0 |
T356 |
1402 |
0 |
0 |
0 |
T357 |
1577 |
0 |
0 |
0 |
T358 |
624 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105754124 |
209 |
0 |
0 |
T11 |
246504 |
1 |
0 |
0 |
T12 |
459143 |
1 |
0 |
0 |
T30 |
79081 |
2 |
0 |
0 |
T31 |
671510 |
10 |
0 |
0 |
T287 |
97020 |
0 |
0 |
0 |
T302 |
0 |
20 |
0 |
0 |
T303 |
0 |
10 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
211115 |
0 |
0 |
0 |
T355 |
54563 |
0 |
0 |
0 |
T356 |
117733 |
0 |
0 |
0 |
T357 |
156426 |
0 |
0 |
0 |
T358 |
51198 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T29,T30,T31 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T11 |
1 | 1 | Covered | T30,T31,T302 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T33,T34 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T302 |
1 | 1 | Covered | T30,T31,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T32,T33,T34 |
0 |
Covered |
T29,T30,T31 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T30,T31 |
0 |
Covered |
T29,T30,T31 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105754124 |
209 |
0 |
0 |
T11 |
246504 |
1 |
0 |
0 |
T12 |
459143 |
1 |
0 |
0 |
T30 |
79081 |
2 |
0 |
0 |
T31 |
671510 |
10 |
0 |
0 |
T287 |
97020 |
0 |
0 |
0 |
T302 |
0 |
20 |
0 |
0 |
T303 |
0 |
10 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
211115 |
0 |
0 |
0 |
T355 |
54563 |
0 |
0 |
0 |
T356 |
117733 |
0 |
0 |
0 |
T357 |
156426 |
0 |
0 |
0 |
T358 |
51198 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1322459 |
209 |
0 |
0 |
T11 |
2303 |
1 |
0 |
0 |
T12 |
4160 |
1 |
0 |
0 |
T30 |
944 |
2 |
0 |
0 |
T31 |
6076 |
10 |
0 |
0 |
T287 |
986 |
0 |
0 |
0 |
T302 |
0 |
20 |
0 |
0 |
T303 |
0 |
10 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
1909 |
0 |
0 |
0 |
T355 |
854 |
0 |
0 |
0 |
T356 |
1402 |
0 |
0 |
0 |
T357 |
1577 |
0 |
0 |
0 |
T358 |
624 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T29,T30,T31 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T11 |
1 | 1 | Covered | T30,T31,T302 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T33,T34 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T302 |
1 | 1 | Covered | T30,T31,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T30,T31 |
0 |
Covered |
T29,T30,T31 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T32,T33,T34 |
0 |
Covered |
T29,T30,T31 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1322459 |
213 |
0 |
0 |
T11 |
2303 |
1 |
0 |
0 |
T12 |
4160 |
1 |
0 |
0 |
T30 |
944 |
2 |
0 |
0 |
T31 |
6076 |
15 |
0 |
0 |
T287 |
986 |
0 |
0 |
0 |
T302 |
0 |
11 |
0 |
0 |
T303 |
0 |
3 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
1909 |
0 |
0 |
0 |
T355 |
854 |
0 |
0 |
0 |
T356 |
1402 |
0 |
0 |
0 |
T357 |
1577 |
0 |
0 |
0 |
T358 |
624 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105754124 |
213 |
0 |
0 |
T11 |
246504 |
1 |
0 |
0 |
T12 |
459143 |
1 |
0 |
0 |
T30 |
79081 |
2 |
0 |
0 |
T31 |
671510 |
15 |
0 |
0 |
T287 |
97020 |
0 |
0 |
0 |
T302 |
0 |
11 |
0 |
0 |
T303 |
0 |
3 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
211115 |
0 |
0 |
0 |
T355 |
54563 |
0 |
0 |
0 |
T356 |
117733 |
0 |
0 |
0 |
T357 |
156426 |
0 |
0 |
0 |
T358 |
51198 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T29,T30,T31 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T11 |
1 | 1 | Covered | T30,T31,T302 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T33,T34 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T302 |
1 | 1 | Covered | T30,T31,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T32,T33,T34 |
0 |
Covered |
T29,T30,T31 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T30,T31 |
0 |
Covered |
T29,T30,T31 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105754124 |
213 |
0 |
0 |
T11 |
246504 |
1 |
0 |
0 |
T12 |
459143 |
1 |
0 |
0 |
T30 |
79081 |
2 |
0 |
0 |
T31 |
671510 |
15 |
0 |
0 |
T287 |
97020 |
0 |
0 |
0 |
T302 |
0 |
11 |
0 |
0 |
T303 |
0 |
3 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
211115 |
0 |
0 |
0 |
T355 |
54563 |
0 |
0 |
0 |
T356 |
117733 |
0 |
0 |
0 |
T357 |
156426 |
0 |
0 |
0 |
T358 |
51198 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1322459 |
213 |
0 |
0 |
T11 |
2303 |
1 |
0 |
0 |
T12 |
4160 |
1 |
0 |
0 |
T30 |
944 |
2 |
0 |
0 |
T31 |
6076 |
15 |
0 |
0 |
T287 |
986 |
0 |
0 |
0 |
T302 |
0 |
11 |
0 |
0 |
T303 |
0 |
3 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
1909 |
0 |
0 |
0 |
T355 |
854 |
0 |
0 |
0 |
T356 |
1402 |
0 |
0 |
0 |
T357 |
1577 |
0 |
0 |
0 |
T358 |
624 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T29,T30,T31 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T11 |
1 | 1 | Covered | T30,T31,T302 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T33,T34 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T302 |
1 | 1 | Covered | T30,T31,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T30,T31 |
0 |
Covered |
T29,T30,T31 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T32,T33,T34 |
0 |
Covered |
T29,T30,T31 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1322459 |
228 |
0 |
0 |
T11 |
2303 |
1 |
0 |
0 |
T12 |
4160 |
1 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T30 |
944 |
2 |
0 |
0 |
T31 |
6076 |
19 |
0 |
0 |
T287 |
986 |
0 |
0 |
0 |
T302 |
0 |
9 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
1909 |
0 |
0 |
0 |
T355 |
854 |
0 |
0 |
0 |
T356 |
1402 |
0 |
0 |
0 |
T357 |
1577 |
0 |
0 |
0 |
T358 |
624 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105754124 |
228 |
0 |
0 |
T11 |
246504 |
1 |
0 |
0 |
T12 |
459143 |
1 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T30 |
79081 |
2 |
0 |
0 |
T31 |
671510 |
19 |
0 |
0 |
T287 |
97020 |
0 |
0 |
0 |
T302 |
0 |
9 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
211115 |
0 |
0 |
0 |
T355 |
54563 |
0 |
0 |
0 |
T356 |
117733 |
0 |
0 |
0 |
T357 |
156426 |
0 |
0 |
0 |
T358 |
51198 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T29,T30,T31 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T11 |
1 | 1 | Covered | T30,T31,T302 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T33,T34 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T302 |
1 | 1 | Covered | T30,T31,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T32,T33,T34 |
0 |
Covered |
T29,T30,T31 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T30,T31 |
0 |
Covered |
T29,T30,T31 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105754124 |
228 |
0 |
0 |
T11 |
246504 |
1 |
0 |
0 |
T12 |
459143 |
1 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T30 |
79081 |
2 |
0 |
0 |
T31 |
671510 |
19 |
0 |
0 |
T287 |
97020 |
0 |
0 |
0 |
T302 |
0 |
9 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
211115 |
0 |
0 |
0 |
T355 |
54563 |
0 |
0 |
0 |
T356 |
117733 |
0 |
0 |
0 |
T357 |
156426 |
0 |
0 |
0 |
T358 |
51198 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1322459 |
228 |
0 |
0 |
T11 |
2303 |
1 |
0 |
0 |
T12 |
4160 |
1 |
0 |
0 |
T15 |
0 |
1 |
0 |
0 |
T30 |
944 |
2 |
0 |
0 |
T31 |
6076 |
19 |
0 |
0 |
T287 |
986 |
0 |
0 |
0 |
T302 |
0 |
9 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
1909 |
0 |
0 |
0 |
T355 |
854 |
0 |
0 |
0 |
T356 |
1402 |
0 |
0 |
0 |
T357 |
1577 |
0 |
0 |
0 |
T358 |
624 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T29,T30,T31 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T11 |
1 | 1 | Covered | T30,T31,T302 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T33,T34 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T302 |
1 | 1 | Covered | T30,T31,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T30,T31 |
0 |
Covered |
T29,T30,T31 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T32,T33,T34 |
0 |
Covered |
T29,T30,T31 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1322459 |
208 |
0 |
0 |
T11 |
2303 |
1 |
0 |
0 |
T12 |
4160 |
1 |
0 |
0 |
T30 |
944 |
2 |
0 |
0 |
T31 |
6076 |
11 |
0 |
0 |
T287 |
986 |
0 |
0 |
0 |
T302 |
0 |
6 |
0 |
0 |
T303 |
0 |
15 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
1909 |
0 |
0 |
0 |
T355 |
854 |
0 |
0 |
0 |
T356 |
1402 |
0 |
0 |
0 |
T357 |
1577 |
0 |
0 |
0 |
T358 |
624 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105754124 |
208 |
0 |
0 |
T11 |
246504 |
1 |
0 |
0 |
T12 |
459143 |
1 |
0 |
0 |
T30 |
79081 |
2 |
0 |
0 |
T31 |
671510 |
11 |
0 |
0 |
T287 |
97020 |
0 |
0 |
0 |
T302 |
0 |
6 |
0 |
0 |
T303 |
0 |
15 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
211115 |
0 |
0 |
0 |
T355 |
54563 |
0 |
0 |
0 |
T356 |
117733 |
0 |
0 |
0 |
T357 |
156426 |
0 |
0 |
0 |
T358 |
51198 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T29,T30,T31 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T11 |
1 | 1 | Covered | T30,T31,T302 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T33,T34 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T302 |
1 | 1 | Covered | T30,T31,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T32,T33,T34 |
0 |
Covered |
T29,T30,T31 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T30,T31 |
0 |
Covered |
T29,T30,T31 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105754124 |
208 |
0 |
0 |
T11 |
246504 |
1 |
0 |
0 |
T12 |
459143 |
1 |
0 |
0 |
T30 |
79081 |
2 |
0 |
0 |
T31 |
671510 |
11 |
0 |
0 |
T287 |
97020 |
0 |
0 |
0 |
T302 |
0 |
6 |
0 |
0 |
T303 |
0 |
15 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
211115 |
0 |
0 |
0 |
T355 |
54563 |
0 |
0 |
0 |
T356 |
117733 |
0 |
0 |
0 |
T357 |
156426 |
0 |
0 |
0 |
T358 |
51198 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1322459 |
208 |
0 |
0 |
T11 |
2303 |
1 |
0 |
0 |
T12 |
4160 |
1 |
0 |
0 |
T30 |
944 |
2 |
0 |
0 |
T31 |
6076 |
11 |
0 |
0 |
T287 |
986 |
0 |
0 |
0 |
T302 |
0 |
6 |
0 |
0 |
T303 |
0 |
15 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
1909 |
0 |
0 |
0 |
T355 |
854 |
0 |
0 |
0 |
T356 |
1402 |
0 |
0 |
0 |
T357 |
1577 |
0 |
0 |
0 |
T358 |
624 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T29,T30,T31 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T11 |
1 | 1 | Covered | T30,T31,T302 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T33,T34 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T302 |
1 | 1 | Covered | T30,T31,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T30,T31 |
0 |
Covered |
T29,T30,T31 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T32,T33,T34 |
0 |
Covered |
T29,T30,T31 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1322459 |
220 |
0 |
0 |
T11 |
2303 |
1 |
0 |
0 |
T12 |
4160 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T30 |
944 |
2 |
0 |
0 |
T31 |
6076 |
18 |
0 |
0 |
T287 |
986 |
0 |
0 |
0 |
T302 |
0 |
17 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
1909 |
0 |
0 |
0 |
T355 |
854 |
0 |
0 |
0 |
T356 |
1402 |
0 |
0 |
0 |
T357 |
1577 |
0 |
0 |
0 |
T358 |
624 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105754124 |
220 |
0 |
0 |
T11 |
246504 |
1 |
0 |
0 |
T12 |
459143 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T30 |
79081 |
2 |
0 |
0 |
T31 |
671510 |
18 |
0 |
0 |
T287 |
97020 |
0 |
0 |
0 |
T302 |
0 |
17 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
211115 |
0 |
0 |
0 |
T355 |
54563 |
0 |
0 |
0 |
T356 |
117733 |
0 |
0 |
0 |
T357 |
156426 |
0 |
0 |
0 |
T358 |
51198 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T29,T30,T31 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T11 |
1 | 1 | Covered | T30,T31,T302 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T33,T34 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T302 |
1 | 1 | Covered | T30,T31,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T32,T33,T34 |
0 |
Covered |
T29,T30,T31 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T30,T31 |
0 |
Covered |
T29,T30,T31 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105754124 |
220 |
0 |
0 |
T11 |
246504 |
1 |
0 |
0 |
T12 |
459143 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T30 |
79081 |
2 |
0 |
0 |
T31 |
671510 |
18 |
0 |
0 |
T287 |
97020 |
0 |
0 |
0 |
T302 |
0 |
17 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
211115 |
0 |
0 |
0 |
T355 |
54563 |
0 |
0 |
0 |
T356 |
117733 |
0 |
0 |
0 |
T357 |
156426 |
0 |
0 |
0 |
T358 |
51198 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1322459 |
220 |
0 |
0 |
T11 |
2303 |
1 |
0 |
0 |
T12 |
4160 |
1 |
0 |
0 |
T16 |
0 |
1 |
0 |
0 |
T30 |
944 |
2 |
0 |
0 |
T31 |
6076 |
18 |
0 |
0 |
T287 |
986 |
0 |
0 |
0 |
T302 |
0 |
17 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
1909 |
0 |
0 |
0 |
T355 |
854 |
0 |
0 |
0 |
T356 |
1402 |
0 |
0 |
0 |
T357 |
1577 |
0 |
0 |
0 |
T358 |
624 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T29,T30,T31 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T11 |
1 | 1 | Covered | T30,T31,T302 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T33,T34 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T302 |
1 | 1 | Covered | T30,T31,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T30,T31 |
0 |
Covered |
T29,T30,T31 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T32,T33,T34 |
0 |
Covered |
T29,T30,T31 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1322459 |
211 |
0 |
0 |
T11 |
2303 |
1 |
0 |
0 |
T12 |
4160 |
1 |
0 |
0 |
T30 |
944 |
2 |
0 |
0 |
T31 |
6076 |
7 |
0 |
0 |
T287 |
986 |
0 |
0 |
0 |
T302 |
0 |
13 |
0 |
0 |
T303 |
0 |
7 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
1909 |
0 |
0 |
0 |
T355 |
854 |
0 |
0 |
0 |
T356 |
1402 |
0 |
0 |
0 |
T357 |
1577 |
0 |
0 |
0 |
T358 |
624 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105754124 |
212 |
0 |
0 |
T11 |
246504 |
1 |
0 |
0 |
T12 |
459143 |
1 |
0 |
0 |
T30 |
79081 |
2 |
0 |
0 |
T31 |
671510 |
7 |
0 |
0 |
T287 |
97020 |
0 |
0 |
0 |
T302 |
0 |
13 |
0 |
0 |
T303 |
0 |
7 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
211115 |
0 |
0 |
0 |
T355 |
54563 |
0 |
0 |
0 |
T356 |
117733 |
0 |
0 |
0 |
T357 |
156426 |
0 |
0 |
0 |
T358 |
51198 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T29,T30,T31 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T11 |
1 | 1 | Covered | T30,T31,T302 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T33,T34 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T302 |
1 | 1 | Covered | T30,T31,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T32,T33,T34 |
0 |
Covered |
T29,T30,T31 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T30,T31 |
0 |
Covered |
T29,T30,T31 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105754124 |
212 |
0 |
0 |
T11 |
246504 |
1 |
0 |
0 |
T12 |
459143 |
1 |
0 |
0 |
T30 |
79081 |
2 |
0 |
0 |
T31 |
671510 |
7 |
0 |
0 |
T287 |
97020 |
0 |
0 |
0 |
T302 |
0 |
13 |
0 |
0 |
T303 |
0 |
7 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
211115 |
0 |
0 |
0 |
T355 |
54563 |
0 |
0 |
0 |
T356 |
117733 |
0 |
0 |
0 |
T357 |
156426 |
0 |
0 |
0 |
T358 |
51198 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1322459 |
212 |
0 |
0 |
T11 |
2303 |
1 |
0 |
0 |
T12 |
4160 |
1 |
0 |
0 |
T30 |
944 |
2 |
0 |
0 |
T31 |
6076 |
7 |
0 |
0 |
T287 |
986 |
0 |
0 |
0 |
T302 |
0 |
13 |
0 |
0 |
T303 |
0 |
7 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
1909 |
0 |
0 |
0 |
T355 |
854 |
0 |
0 |
0 |
T356 |
1402 |
0 |
0 |
0 |
T357 |
1577 |
0 |
0 |
0 |
T358 |
624 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T29,T30,T31 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T11 |
1 | 1 | Covered | T30,T31,T302 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T33,T34 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T302 |
1 | 1 | Covered | T30,T31,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T30,T31 |
0 |
Covered |
T29,T30,T31 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T32,T33,T34 |
0 |
Covered |
T29,T30,T31 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1322459 |
260 |
0 |
0 |
T11 |
2303 |
1 |
0 |
0 |
T12 |
4160 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T30 |
944 |
2 |
0 |
0 |
T31 |
6076 |
17 |
0 |
0 |
T287 |
986 |
0 |
0 |
0 |
T302 |
0 |
13 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T353 |
0 |
2 |
0 |
0 |
T354 |
1909 |
0 |
0 |
0 |
T355 |
854 |
0 |
0 |
0 |
T356 |
1402 |
0 |
0 |
0 |
T357 |
1577 |
0 |
0 |
0 |
T358 |
624 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105754124 |
262 |
0 |
0 |
T11 |
246504 |
1 |
0 |
0 |
T12 |
459143 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T30 |
79081 |
2 |
0 |
0 |
T31 |
671510 |
17 |
0 |
0 |
T287 |
97020 |
0 |
0 |
0 |
T302 |
0 |
13 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T349 |
0 |
1 |
0 |
0 |
T350 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T354 |
211115 |
0 |
0 |
0 |
T355 |
54563 |
0 |
0 |
0 |
T356 |
117733 |
0 |
0 |
0 |
T357 |
156426 |
0 |
0 |
0 |
T358 |
51198 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T29,T30,T31 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T11 |
1 | 1 | Covered | T30,T31,T302 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T32,T33,T34 |
0 | 1 | Covered | T30,T31,T11 |
1 | 0 | Covered | T30,T31,T302 |
1 | 1 | Covered | T30,T31,T11 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T32,T33,T34 |
0 |
Covered |
T29,T30,T31 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T29,T30,T31 |
0 |
Covered |
T29,T30,T31 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
105754124 |
261 |
0 |
0 |
T11 |
246504 |
1 |
0 |
0 |
T12 |
459143 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T30 |
79081 |
2 |
0 |
0 |
T31 |
671510 |
17 |
0 |
0 |
T287 |
97020 |
0 |
0 |
0 |
T302 |
0 |
13 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T350 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T354 |
211115 |
0 |
0 |
0 |
T355 |
54563 |
0 |
0 |
0 |
T356 |
117733 |
0 |
0 |
0 |
T357 |
156426 |
0 |
0 |
0 |
T358 |
51198 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1322459 |
261 |
0 |
0 |
T11 |
2303 |
1 |
0 |
0 |
T12 |
4160 |
1 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T30 |
944 |
2 |
0 |
0 |
T31 |
6076 |
17 |
0 |
0 |
T287 |
986 |
0 |
0 |
0 |
T302 |
0 |
13 |
0 |
0 |
T340 |
0 |
1 |
0 |
0 |
T350 |
0 |
1 |
0 |
0 |
T351 |
0 |
2 |
0 |
0 |
T352 |
0 |
2 |
0 |
0 |
T354 |
1909 |
0 |
0 |
0 |
T355 |
854 |
0 |
0 |
0 |
T356 |
1402 |
0 |
0 |
0 |
T357 |
1577 |
0 |
0 |
0 |
T358 |
624 |
0 |
0 |
0 |