SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
99.59 | 99.59 |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
tb.dut.top_earlgrey.u_edn0 | 99.50 | 99.50 | |||||
tb.dut.top_earlgrey.u_edn1 | 99.58 | 99.58 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
99.50 | 99.50 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
99.50 | 99.50 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
94.75 | 90.71 | 93.54 | 100.00 | top_earlgrey |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
99.58 | 99.58 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
99.58 | 99.58 |
SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
94.75 | 90.71 | 93.54 | 100.00 | top_earlgrey |
NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
no children |
Total | Covered | Percent | |
---|---|---|---|
Totals | 78 | 74 | 94.87 |
Total Bits | 1206 | 1201 | 99.59 |
Total Bits 0->1 | 603 | 602 | 99.83 |
Total Bits 1->0 | 603 | 599 | 99.34 |
Ports | 78 | 74 | 94.87 |
Port Bits | 1206 | 1201 | 99.59 |
Port Bits 0->1 | 603 | 602 | 99.83 |
Port Bits 1->0 | 603 | 599 | 99.34 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T29,T30,T31 | Yes | T29,T30,T31 | INPUT |
rst_ni | Yes | Yes | T29,T30,T31 | Yes | T29,T30,T31 | INPUT |
tl_i.d_ready | Yes | Yes | T32,T33,T34 | Yes | T32,T33,T34 | INPUT |
tl_i.a_user.data_intg[6:0] | Yes | Yes | T32,T33,T34 | Yes | T32,T33,T34 | INPUT |
tl_i.a_user.cmd_intg[6:0] | Yes | Yes | T32,T33,T34 | Yes | T32,T33,T34 | INPUT |
tl_i.a_user.instr_type[3:0] | Yes | Yes | T32,T33,T34 | Yes | T32,T33,T34 | INPUT |
tl_i.a_user.rsvd[4:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_data[31:0] | Yes | Yes | T32,T33,T34 | Yes | T32,T33,T34 | INPUT |
tl_i.a_mask[3:0] | Yes | Yes | T32,T33,T34 | Yes | T32,T33,T34 | INPUT |
tl_i.a_address[6:0] | Yes | Yes | T33,T34,T56 | Yes | T33,T34,T56 | INPUT |
tl_i.a_address[15:7] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_address[20:16] | Yes | Yes | T32,T33,T34 | Yes | T32,T33,T34 | INPUT |
tl_i.a_address[23:21] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_address[24] | Yes | Yes | *T32,*T33,*T34 | Yes | T32,T33,T34 | INPUT |
tl_i.a_address[29:25] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_address[30] | Yes | Yes | *T32,*T33,*T34 | Yes | T32,T33,T34 | INPUT |
tl_i.a_address[31] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_source[5:0] | Yes | Yes | T32,T33,T34 | Yes | T32,T33,T34 | INPUT |
tl_i.a_source[7:6] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_size[1:0] | Yes | Yes | T32,T33,T34 | Yes | T32,T33,T34 | INPUT |
tl_i.a_param[2:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_opcode[2:0] | Yes | Yes | T32,T33,T34 | Yes | T32,T33,T34 | INPUT |
tl_i.a_valid | Yes | Yes | T32,T33,T34 | Yes | T32,T33,T34 | INPUT |
tl_o.a_ready | Yes | Yes | T32,T33,T55 | Yes | T32,T33,T34 | OUTPUT |
tl_o.d_error | Yes | Yes | T33,T34,T56 | Yes | T33,T34,T56 | OUTPUT |
tl_o.d_user.data_intg[6:0] | Yes | Yes | T32,T33,T34 | Yes | T32,T33,T34 | OUTPUT |
tl_o.d_user.rsp_intg[6:0] | Yes | Yes | T32,T33,T34 | Yes | T33,T34,T56 | OUTPUT |
tl_o.d_data[31:0] | Yes | Yes | T32,T33,T34 | Yes | T32,T33,T34 | OUTPUT |
tl_o.d_sink | Yes | Yes | T33,T34,T56 | Yes | T32,T33,T34 | OUTPUT |
tl_o.d_source[5:0] | Yes | Yes | T33,T34,T56 | Yes | T32,T33,T34 | OUTPUT |
tl_o.d_source[7:6] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
tl_o.d_size[1:0] | Yes | Yes | T32,T33,T34 | Yes | T32,T33,T34 | OUTPUT |
tl_o.d_param[2:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
tl_o.d_opcode[0] | Yes | Yes | *T32,*T33,*T34 | Yes | T32,T33,T34 | OUTPUT |
tl_o.d_opcode[2:1] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
tl_o.d_valid | Yes | Yes | T32,T33,T34 | Yes | T32,T33,T34 | OUTPUT |
edn_i[0].edn_req | Yes | Yes | T81,T103,T96 | Yes | T81,T103,T96 | INPUT |
edn_i[1].edn_req | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | INPUT |
edn_i[2].edn_req | Yes | Yes | T29,T30,T31 | Yes | T29,T30,T31 | INPUT |
edn_i[3].edn_req | Yes | Yes | T103,T362,T93 | Yes | T103,T362,T93 | INPUT |
edn_i[4].edn_req | Yes | Yes | T29,T30,T31 | Yes | T29,T30,T31 | INPUT |
edn_i[5].edn_req | Yes | Yes | T29,T30,T31 | Yes | T29,T30,T31 | INPUT |
edn_i[6].edn_req | Yes | Yes | T29,T30,T31 | Yes | T29,T30,T31 | INPUT |
edn_i[7].edn_req | Yes | Yes | T29,T30,T31 | Yes | T29,T30,T31 | INPUT |
edn_o[0].edn_bus[31:0] | Yes | Yes | T81,T103,T96 | Yes | T81,T103,T96 | OUTPUT |
edn_o[0].edn_fips | Yes | Yes | T81,T102,T195 | Yes | T81,T103,T101 | OUTPUT |
edn_o[0].edn_ack | Yes | Yes | T81,T103,T96 | Yes | T81,T103,T96 | OUTPUT |
edn_o[1].edn_bus[31:0] | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | OUTPUT |
edn_o[1].edn_fips | No | No | Yes | T92,T120,T94 | OUTPUT | |
edn_o[1].edn_ack | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | OUTPUT |
edn_o[2].edn_bus[31:0] | Yes | Yes | T17,T18,T20 | Yes | T17,T18,T20 | OUTPUT |
edn_o[2].edn_fips | Yes | Yes | T89,T90,T91 | Yes | T92,T93,T94 | OUTPUT |
edn_o[2].edn_ack | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | OUTPUT |
edn_o[3].edn_bus[31:0] | Yes | Yes | T103,T362,T93 | Yes | T103,T362,T93 | OUTPUT |
edn_o[3].edn_fips | No | No | Yes | T103,T93,T363 | OUTPUT | |
edn_o[3].edn_ack | Yes | Yes | T103,T362,T93 | Yes | T103,T362,T93 | OUTPUT |
edn_o[4].edn_bus[31:0] | Yes | Yes | T73,T75,T76 | Yes | T18,T72,T73 | OUTPUT |
edn_o[4].edn_fips | No | No | Yes | T94,T574,T209 | OUTPUT | |
edn_o[4].edn_ack | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | OUTPUT |
edn_o[5].edn_bus[31:0] | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | OUTPUT |
edn_o[5].edn_fips | Yes | Yes | T195,T575,T576 | Yes | T80,T103,T93 | OUTPUT |
edn_o[5].edn_ack | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | OUTPUT |
edn_o[6].edn_bus[31:0] | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | OUTPUT |
edn_o[6].edn_fips | Yes | Yes | T81,T102,T195 | Yes | T81,T103,T101 | OUTPUT |
edn_o[6].edn_ack | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | OUTPUT |
edn_o[7].edn_bus[31:0] | Yes | Yes | T20,T21,T41 | Yes | T17,T19,T20 | OUTPUT |
edn_o[7].edn_fips | Yes | Yes | T81,T102,T195 | Yes | T81,T103,T102 | OUTPUT |
edn_o[7].edn_ack | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | OUTPUT |
csrng_cmd_o.genbits_ready | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | OUTPUT |
csrng_cmd_o.csrng_req_bus[31:0] | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | OUTPUT |
csrng_cmd_o.csrng_req_valid | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | OUTPUT |
csrng_cmd_i.genbits_bus[127:0] | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | INPUT |
csrng_cmd_i.genbits_fips | Yes | Yes | T321,T200,T308 | Yes | T80,T81,T103 | INPUT |
csrng_cmd_i.genbits_valid | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | INPUT |
csrng_cmd_i.csrng_rsp_sts | No | No | No | INPUT | ||
csrng_cmd_i.csrng_rsp_ack | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | INPUT |
csrng_cmd_i.csrng_req_ready | Yes | Yes | T75,T81,T102 | Yes | T75,T81,T102 | INPUT |
alert_rx_i[0].ack_n | Yes | Yes | T29,T30,T31 | Yes | T29,T30,T31 | INPUT |
alert_rx_i[0].ack_p | Yes | Yes | T30,T31,T75 | Yes | T30,T31,T75 | INPUT |
alert_rx_i[0].ping_n | Yes | Yes | T57,T58,T59 | Yes | T57,T58,T59 | INPUT |
alert_rx_i[0].ping_p | Yes | Yes | T57,T58,T59 | Yes | T57,T58,T59 | INPUT |
alert_rx_i[1].ack_n | Yes | Yes | T29,T30,T31 | Yes | T29,T30,T31 | INPUT |
alert_rx_i[1].ack_p | Yes | Yes | T30,T31,T57 | Yes | T30,T31,T57 | INPUT |
alert_rx_i[1].ping_n | Yes | Yes | T57,T58,T59 | Yes | T57,T58,T59 | INPUT |
alert_rx_i[1].ping_p | Yes | Yes | T57,T58,T59 | Yes | T57,T58,T59 | INPUT |
alert_tx_o[0].alert_n | Yes | Yes | T29,T30,T31 | Yes | T29,T30,T31 | OUTPUT |
alert_tx_o[0].alert_p | Yes | Yes | T30,T31,T75 | Yes | T30,T31,T75 | OUTPUT |
alert_tx_o[1].alert_n | Yes | Yes | T29,T30,T31 | Yes | T29,T30,T31 | OUTPUT |
alert_tx_o[1].alert_p | Yes | Yes | T30,T31,T57 | Yes | T30,T31,T57 | OUTPUT |
intr_edn_cmd_req_done_o | Yes | Yes | T250,T101,T258 | Yes | T250,T101,T258 | OUTPUT |
intr_edn_fatal_err_o | Yes | Yes | T250,T254,T266 | Yes | T250,T254,T266 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 78 | 73 | 93.59 |
Total Bits | 1204 | 1198 | 99.50 |
Total Bits 0->1 | 602 | 601 | 99.83 |
Total Bits 1->0 | 602 | 597 | 99.17 |
Ports | 78 | 73 | 93.59 |
Port Bits | 1204 | 1198 | 99.50 |
Port Bits 0->1 | 602 | 601 | 99.83 |
Port Bits 1->0 | 602 | 597 | 99.17 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
clk_i | Yes | Yes | T29,T30,T31 | Yes | T29,T30,T31 | INPUT |
rst_ni | Yes | Yes | T29,T30,T31 | Yes | T29,T30,T31 | INPUT |
tl_i.d_ready | Yes | Yes | T32,T33,T34 | Yes | T32,T33,T34 | INPUT |
tl_i.a_user.data_intg[6:0] | Yes | Yes | T32,T33,T34 | Yes | T32,T33,T34 | INPUT |
tl_i.a_user.cmd_intg[6:0] | Yes | Yes | T33,T34,T56 | Yes | T33,T34,T56 | INPUT |
tl_i.a_user.instr_type[3:0] | Yes | Yes | T32,T33,T34 | Yes | T32,T33,T34 | INPUT |
tl_i.a_user.rsvd[4:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_data[31:0] | Yes | Yes | T32,T33,T34 | Yes | T32,T33,T34 | INPUT |
tl_i.a_mask[3:0] | Yes | Yes | T33,T34,T56 | Yes | T33,T34,T56 | INPUT |
tl_i.a_address[6:0] | Yes | Yes | T33,T34,T56 | Yes | T33,T34,T56 | INPUT |
tl_i.a_address[15:7] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_address[18:16] | Yes | Yes | T32,T33,T34 | Yes | T32,T33,T34 | INPUT |
tl_i.a_address[19] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_address[20] | Yes | Yes | *T32,*T33,*T34 | Yes | T32,T33,T34 | INPUT |
tl_i.a_address[23:21] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_address[24] | Yes | Yes | *T32,*T33,*T34 | Yes | T32,T33,T34 | INPUT |
tl_i.a_address[29:25] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_address[30] | Yes | Yes | *T32,*T33,*T34 | Yes | T32,T33,T34 | INPUT |
tl_i.a_address[31] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_source[5:0] | Yes | Yes | *T32,T33,*T34 | Yes | T32,T33,T34 | INPUT |
tl_i.a_source[7:6] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_size[1:0] | Yes | Yes | T32,T33,T34 | Yes | T32,T33,T34 | INPUT |
tl_i.a_param[2:0] | Unreachable | Unreachable | Unreachable | INPUT | ||
tl_i.a_opcode[2:0] | Yes | Yes | T33,T34,T56 | Yes | T33,T34,T56 | INPUT |
tl_i.a_valid | Yes | Yes | T32,T33,T34 | Yes | T32,T33,T34 | INPUT |
tl_o.a_ready | Yes | Yes | T32,T33,T55 | Yes | T32,T33,T34 | OUTPUT |
tl_o.d_error | Yes | Yes | T33,T34,T56 | Yes | T33,T34,T56 | OUTPUT |
tl_o.d_user.data_intg[6:0] | Yes | Yes | T33,T34,T56 | Yes | T32,T33,T34 | OUTPUT |
tl_o.d_user.rsp_intg[6:0] | Yes | Yes | T32,T33,T34 | Yes | T33,T34,T56 | OUTPUT |
tl_o.d_data[31:0] | Yes | Yes | T33,T34,T56 | Yes | T33,T34,T56 | OUTPUT |
tl_o.d_sink | Yes | Yes | T33,T34,T56 | Yes | T33,T34,T56 | OUTPUT |
tl_o.d_source[5:0] | Yes | Yes | T33,*T34,T56 | Yes | T32,T33,T34 | OUTPUT |
tl_o.d_source[7:6] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
tl_o.d_size[1:0] | Yes | Yes | T33,T34,T56 | Yes | T32,T33,T34 | OUTPUT |
tl_o.d_param[2:0] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
tl_o.d_opcode[0] | Yes | Yes | *T32,*T33,*T34 | Yes | T33,T34,T56 | OUTPUT |
tl_o.d_opcode[2:1] | Unreachable | Unreachable | Unreachable | OUTPUT | ||
tl_o.d_valid | Yes | Yes | T32,T33,T34 | Yes | T32,T33,T34 | OUTPUT |
edn_i[0].edn_req | Yes | Yes | T103,T96,T137 | Yes | T103,T96,T137 | INPUT |
edn_i[1].edn_req | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | INPUT |
edn_i[2].edn_req | Yes | Yes | T29,T30,T31 | Yes | T29,T30,T31 | INPUT |
edn_i[3].edn_req | Yes | Yes | T103,T362,T93 | Yes | T103,T362,T93 | INPUT |
edn_i[4].edn_req | Yes | Yes | T29,T30,T31 | Yes | T29,T30,T31 | INPUT |
edn_i[5].edn_req | Yes | Yes | T29,T30,T31 | Yes | T29,T30,T31 | INPUT |
edn_i[6].edn_req | Yes | Yes | T29,T30,T31 | Yes | T29,T30,T31 | INPUT |
edn_i[7].edn_req | Yes | Yes | T29,T30,T31 | Yes | T29,T30,T31 | INPUT |
edn_o[0].edn_bus[31:0] | Yes | Yes | T103,T96,T137 | Yes | T103,T96,T137 | OUTPUT |
edn_o[0].edn_fips | No | No | Yes | T103,T93,T164 | OUTPUT | |
edn_o[0].edn_ack | Yes | Yes | T103,T96,T137 | Yes | T103,T96,T137 | OUTPUT |
edn_o[1].edn_bus[31:0] | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | OUTPUT |
edn_o[1].edn_fips | No | No | Yes | T92,T120,T94 | OUTPUT | |
edn_o[1].edn_ack | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | OUTPUT |
edn_o[2].edn_bus[31:0] | Yes | Yes | T17,T18,T20 | Yes | T17,T18,T20 | OUTPUT |
edn_o[2].edn_fips | Yes | Yes | T89,T90,T91 | Yes | T92,T93,T94 | OUTPUT |
edn_o[2].edn_ack | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | OUTPUT |
edn_o[3].edn_bus[31:0] | Yes | Yes | T103,T362,T93 | Yes | T103,T362,T93 | OUTPUT |
edn_o[3].edn_fips | No | No | Yes | T103,T93,T363 | OUTPUT | |
edn_o[3].edn_ack | Yes | Yes | T103,T362,T93 | Yes | T103,T362,T93 | OUTPUT |
edn_o[4].edn_bus[31:0] | Yes | Yes | T73,T75,T76 | Yes | T18,T72,T73 | OUTPUT |
edn_o[4].edn_fips | No | No | Yes | T94,T574,T209 | OUTPUT | |
edn_o[4].edn_ack | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | OUTPUT |
edn_o[5].edn_bus[31:0] | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | OUTPUT |
edn_o[5].edn_fips | Yes | Yes | T195,T575,T576 | Yes | T80,T103,T93 | OUTPUT |
edn_o[5].edn_ack | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | OUTPUT |
edn_o[6].edn_bus[31:0] | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | OUTPUT |
edn_o[6].edn_fips | Yes | Yes | T81,T102,T195 | Yes | T81,T103,T101 | OUTPUT |
edn_o[6].edn_ack | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | OUTPUT |
edn_o[7].edn_bus[31:0] | Yes | Yes | T20,T21,T41 | Yes | T17,T19,T20 | OUTPUT |
edn_o[7].edn_fips | Yes | Yes | T81,T102,T195 | Yes | T81,T103,T102 | OUTPUT |
edn_o[7].edn_ack | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | OUTPUT |
csrng_cmd_o.genbits_ready | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | OUTPUT |
csrng_cmd_o.csrng_req_bus[31:0] | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | OUTPUT |
csrng_cmd_o.csrng_req_valid | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | OUTPUT |
csrng_cmd_i.genbits_bus[127:0] | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | INPUT |
csrng_cmd_i.genbits_fips | Yes | Yes | T321,T200,T308 | Yes | T80,T81,T103 | INPUT |
csrng_cmd_i.genbits_valid | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | INPUT |
csrng_cmd_i.csrng_rsp_sts | No | No | No | INPUT | ||
csrng_cmd_i.csrng_rsp_ack | Yes | Yes | T17,T18,T19 | Yes | T17,T18,T19 | INPUT |
csrng_cmd_i.csrng_req_ready | Yes | Yes | T75,T81,T102 | Yes | T75,T81,T102 | INPUT |
alert_rx_i[0].ack_n | Yes | Yes | T29,T30,T31 | Yes | T29,T30,T31 | INPUT |
alert_rx_i[0].ack_p | Yes | Yes | T30,T31,T75 | Yes | T30,T31,T75 | INPUT |
alert_rx_i[0].ping_n | Yes | Yes | T57,T58,T59 | Yes | T57,T58,T59 | INPUT |
alert_rx_i[0].ping_p | Yes | Yes | T57,T58,T59 | Yes | T57,T58,T59 | INPUT |
alert_rx_i[1].ack_n | Yes | Yes | T29,T30,T31 | Yes | T29,T30,T31 | INPUT |
alert_rx_i[1].ack_p | Yes | Yes | T30,T31,T57 | Yes | T30,T31,T57 | INPUT |
alert_rx_i[1].ping_n | Yes | Yes | T57,T58,T59 | Yes | T57,T58,T59 | INPUT |
alert_rx_i[1].ping_p | Yes | Yes | T57,T58,T59 | Yes | T57,T58,T59 | INPUT |
alert_tx_o[0].alert_n | Yes | Yes | T29,T30,T31 | Yes | T29,T30,T31 | OUTPUT |
alert_tx_o[0].alert_p | Yes | Yes | T30,T31,T75 | Yes | T30,T31,T75 | OUTPUT |
alert_tx_o[1].alert_n | Yes | Yes | T29,T30,T31 | Yes | T29,T30,T31 | OUTPUT |
alert_tx_o[1].alert_p | Yes | Yes | T30,T31,T57 | Yes | T30,T31,T57 | OUTPUT |
intr_edn_cmd_req_done_o | Yes | Yes | T250,T101,T258 | Yes | T250,T101,T258 | OUTPUT |
intr_edn_fatal_err_o | Yes | Yes | T250,T254,T266 | Yes | T250,T254,T266 | OUTPUT |
Total | Covered | Percent | |
---|---|---|---|
Totals | 50 | 48 | 96.00 |
Total Bits | 710 | 707 | 99.58 |
Total Bits 0->1 | 355 | 354 | 99.72 |
Total Bits 1->0 | 355 | 353 | 99.44 |
Ports | 50 | 48 | 96.00 |
Port Bits | 710 | 707 | 99.58 |
Port Bits 0->1 | 355 | 354 | 99.72 |
Port Bits 1->0 | 355 | 353 | 99.44 |
Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction | Exclude Annotation |
clk_i | Yes | Yes | T29,T30,T31 | Yes | T29,T30,T31 | INPUT | |
rst_ni | Yes | Yes | T29,T30,T31 | Yes | T29,T30,T31 | INPUT | |
tl_i.d_ready | Yes | Yes | T32,T33,T34 | Yes | T32,T33,T34 | INPUT | |
tl_i.a_user.data_intg[6:0] | Yes | Yes | T32,T33,T34 | Yes | T32,T33,T34 | INPUT | |
tl_i.a_user.cmd_intg[6:0] | Yes | Yes | T32,T33,T34 | Yes | T32,T33,T34 | INPUT | |
tl_i.a_user.instr_type[3:0] | Yes | Yes | T32,T33,T34 | Yes | T32,T33,T34 | INPUT | |
tl_i.a_user.rsvd[4:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
tl_i.a_data[31:0] | Yes | Yes | T32,T33,T34 | Yes | T32,T33,T34 | INPUT | |
tl_i.a_mask[3:0] | Yes | Yes | T32,T33,T56 | Yes | T32,T33,T56 | INPUT | |
tl_i.a_address[6:0] | Yes | Yes | T33,T34,T56 | Yes | T33,T34,T56 | INPUT | |
tl_i.a_address[18:7] | Unreachable | Unreachable | Unreachable | INPUT | |||
tl_i.a_address[20:19] | Yes | Yes | T32,T33,T34 | Yes | T32,T33,T34 | INPUT | |
tl_i.a_address[23:21] | Unreachable | Unreachable | Unreachable | INPUT | |||
tl_i.a_address[24] | Yes | Yes | *T32,*T33,*T34 | Yes | T32,T33,T34 | INPUT | |
tl_i.a_address[29:25] | Unreachable | Unreachable | Unreachable | INPUT | |||
tl_i.a_address[30] | Yes | Yes | *T32,*T33,*T34 | Yes | T32,T33,T34 | INPUT | |
tl_i.a_address[31] | Unreachable | Unreachable | Unreachable | INPUT | |||
tl_i.a_source[5:0] | Yes | Yes | T32,T33,T34 | Yes | T32,T33,T34 | INPUT | |
tl_i.a_source[7:6] | Unreachable | Unreachable | Unreachable | INPUT | |||
tl_i.a_size[1:0] | Yes | Yes | T32,T33,T34 | Yes | T32,T33,T34 | INPUT | |
tl_i.a_param[2:0] | Unreachable | Unreachable | Unreachable | INPUT | |||
tl_i.a_opcode[2:0] | Yes | Yes | T32,T33,T34 | Yes | T32,T33,T34 | INPUT | |
tl_i.a_valid | Yes | Yes | T32,T33,T34 | Yes | T32,T33,T34 | INPUT | |
tl_o.a_ready | Yes | Yes | T32,T33,T55 | Yes | T32,T33,T34 | OUTPUT | |
tl_o.d_error | Yes | Yes | T33,T34,T56 | Yes | T33,T34,T56 | OUTPUT | |
tl_o.d_user.data_intg[6:0] | Yes | Yes | T32,T33,T34 | Yes | T32,T33,T34 | OUTPUT | |
tl_o.d_user.rsp_intg[6:0] | Yes | Yes | T33,T34,T56 | Yes | T33,T34,T56 | OUTPUT | |
tl_o.d_data[31:0] | Yes | Yes | T32,T33,T34 | Yes | T32,T33,T34 | OUTPUT | |
tl_o.d_sink | Yes | Yes | T33,T34,T56 | Yes | T32,T33,T34 | OUTPUT | |
tl_o.d_source[5:0] | Yes | Yes | T33,*T34,T56 | Yes | T32,T33,T34 | OUTPUT | |
tl_o.d_source[7:6] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
tl_o.d_size[1:0] | Yes | Yes | T32,T33,T34 | Yes | T33,T34,T56 | OUTPUT | |
tl_o.d_param[2:0] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
tl_o.d_opcode[0] | Yes | Yes | *T33,*T34,*T56 | Yes | T32,T33,T34 | OUTPUT | |
tl_o.d_opcode[2:1] | Unreachable | Unreachable | Unreachable | OUTPUT | |||
tl_o.d_valid | Yes | Yes | T32,T33,T34 | Yes | T32,T33,T34 | OUTPUT | |
edn_i[0].edn_req | Yes | Yes | T81,T103,T101 | Yes | T81,T103,T101 | INPUT | |
edn_i[1].edn_req[0:0] | Excluded | Excluded | Excluded | INPUT | [UNR] Tied off and unused. | ||
edn_i[2].edn_req[0:0] | Excluded | Excluded | Excluded | INPUT | [UNR] Tied off and unused. | ||
edn_i[3].edn_req[0:0] | Excluded | Excluded | Excluded | INPUT | [UNR] Tied off and unused. | ||
edn_i[4].edn_req[0:0] | Excluded | Excluded | Excluded | INPUT | [UNR] Tied off and unused. | ||
edn_i[5].edn_req[0:0] | Excluded | Excluded | Excluded | INPUT | [UNR] Tied off and unused. | ||
edn_i[6].edn_req[0:0] | Excluded | Excluded | Excluded | INPUT | [UNR] Tied off and unused. | ||
edn_i[7].edn_req[0:0] | Excluded | Excluded | Excluded | INPUT | [UNR] Tied off and unused. | ||
edn_o[0].edn_bus[31:0] | Yes | Yes | T81,T103,T101 | Yes | T81,T103,T101 | OUTPUT | |
edn_o[0].edn_fips | Yes | Yes | T81,T102,T195 | Yes | T81,T103,T101 | OUTPUT | |
edn_o[0].edn_ack | Yes | Yes | T81,T103,T101 | Yes | T81,T103,T101 | OUTPUT | |
edn_o[1].edn_bus[31:0] | Excluded | Excluded | Excluded | OUTPUT | [UNR] Tied off and unused. | ||
edn_o[1].edn_fips[0:0] | Excluded | Excluded | Excluded | OUTPUT | [UNR] Tied off and unused. | ||
edn_o[1].edn_ack[0:0] | Excluded | Excluded | Excluded | OUTPUT | [UNR] Tied off and unused. | ||
edn_o[2].edn_bus[31:0] | Excluded | Excluded | Excluded | OUTPUT | [UNR] Tied off and unused. | ||
edn_o[2].edn_fips[0:0] | Excluded | Excluded | Excluded | OUTPUT | [UNR] Tied off and unused. | ||
edn_o[2].edn_ack[0:0] | Excluded | Excluded | Excluded | OUTPUT | [UNR] Tied off and unused. | ||
edn_o[3].edn_bus[31:0] | Excluded | Excluded | Excluded | OUTPUT | [UNR] Tied off and unused. | ||
edn_o[3].edn_fips[0:0] | Excluded | Excluded | Excluded | OUTPUT | [UNR] Tied off and unused. | ||
edn_o[3].edn_ack[0:0] | Excluded | Excluded | Excluded | OUTPUT | [UNR] Tied off and unused. | ||
edn_o[4].edn_bus[31:0] | Excluded | Excluded | Excluded | OUTPUT | [UNR] Tied off and unused. | ||
edn_o[4].edn_fips[0:0] | Excluded | Excluded | Excluded | OUTPUT | [UNR] Tied off and unused. | ||
edn_o[4].edn_ack[0:0] | Excluded | Excluded | Excluded | OUTPUT | [UNR] Tied off and unused. | ||
edn_o[5].edn_bus[31:0] | Excluded | Excluded | Excluded | OUTPUT | [UNR] Tied off and unused. | ||
edn_o[5].edn_fips[0:0] | Excluded | Excluded | Excluded | OUTPUT | [UNR] Tied off and unused. | ||
edn_o[5].edn_ack[0:0] | Excluded | Excluded | Excluded | OUTPUT | [UNR] Tied off and unused. | ||
edn_o[6].edn_bus[31:0] | Excluded | Excluded | Excluded | OUTPUT | [UNR] Tied off and unused. | ||
edn_o[6].edn_fips[0:0] | Excluded | Excluded | Excluded | OUTPUT | [UNR] Tied off and unused. | ||
edn_o[6].edn_ack[0:0] | Excluded | Excluded | Excluded | OUTPUT | [UNR] Tied off and unused. | ||
edn_o[7].edn_bus[31:0] | Excluded | Excluded | Excluded | OUTPUT | [UNR] Tied off and unused. | ||
edn_o[7].edn_fips[0:0] | Excluded | Excluded | Excluded | OUTPUT | [UNR] Tied off and unused. | ||
edn_o[7].edn_ack[0:0] | Excluded | Excluded | Excluded | OUTPUT | [UNR] Tied off and unused. | ||
csrng_cmd_o.genbits_ready | Yes | Yes | T80,T81,T103 | Yes | T80,T81,T103 | OUTPUT | |
csrng_cmd_o.csrng_req_bus[31:0] | Yes | Yes | T80,T81,T103 | Yes | T80,T81,T103 | OUTPUT | |
csrng_cmd_o.csrng_req_valid | Yes | Yes | T80,T81,T103 | Yes | T80,T81,T103 | OUTPUT | |
csrng_cmd_i.genbits_bus[127:0] | Yes | Yes | T80,T81,T103 | Yes | T81,T103,T101 | INPUT | |
csrng_cmd_i.genbits_fips | No | No | Yes | T321,T200,T308 | INPUT | ||
csrng_cmd_i.genbits_valid | Yes | Yes | T80,T81,T103 | Yes | T80,T81,T103 | INPUT | |
csrng_cmd_i.csrng_rsp_sts | No | No | No | INPUT | |||
csrng_cmd_i.csrng_rsp_ack | Yes | Yes | T80,T81,T103 | Yes | T80,T81,T103 | INPUT | |
csrng_cmd_i.csrng_req_ready | Yes | Yes | T81,T102,T195 | Yes | T81,T102,T195 | INPUT | |
alert_rx_i[0].ack_n | Yes | Yes | T29,T30,T31 | Yes | T29,T30,T31 | INPUT | |
alert_rx_i[0].ack_p | Yes | Yes | T30,T31,T57 | Yes | T30,T31,T57 | INPUT | |
alert_rx_i[0].ping_n | Yes | Yes | T57,T58,T59 | Yes | T57,T58,T59 | INPUT | |
alert_rx_i[0].ping_p | Yes | Yes | T57,T58,T59 | Yes | T57,T58,T59 | INPUT | |
alert_rx_i[1].ack_n | Yes | Yes | T29,T30,T31 | Yes | T29,T30,T31 | INPUT | |
alert_rx_i[1].ack_p | Yes | Yes | T30,T31,T57 | Yes | T30,T31,T57 | INPUT | |
alert_rx_i[1].ping_n | Yes | Yes | T57,T58,T59 | Yes | T57,T58,T59 | INPUT | |
alert_rx_i[1].ping_p | Yes | Yes | T57,T58,T59 | Yes | T57,T58,T59 | INPUT | |
alert_tx_o[0].alert_n | Yes | Yes | T29,T30,T31 | Yes | T29,T30,T31 | OUTPUT | |
alert_tx_o[0].alert_p | Yes | Yes | T30,T31,T57 | Yes | T30,T31,T57 | OUTPUT | |
alert_tx_o[1].alert_n | Yes | Yes | T29,T30,T31 | Yes | T29,T30,T31 | OUTPUT | |
alert_tx_o[1].alert_p | Yes | Yes | T30,T31,T57 | Yes | T30,T31,T57 | OUTPUT | |
intr_edn_cmd_req_done_o | Yes | Yes | T250,T101,T258 | Yes | T250,T101,T258 | OUTPUT | |
intr_edn_fatal_err_o | Yes | Yes | T250,T254,T266 | Yes | T250,T254,T266 | OUTPUT |
0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |