Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
| ALWAYS | 60 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
| ALWAYS | 104 | 9 | 9 | 100.00 |
| CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 54 |
1 |
1 |
| 60 |
1 |
1 |
| 61 |
1 |
1 |
| 62 |
1 |
1 |
| 63 |
1 |
1 |
| 64 |
1 |
1 |
| 65 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 74 |
1 |
1 |
| 98 |
1 |
1 |
| 104 |
1 |
1 |
| 105 |
1 |
1 |
| 106 |
1 |
1 |
| 107 |
1 |
1 |
| 112 |
1 |
1 |
| 113 |
1 |
1 |
| 114 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 139 |
1 |
1 |
| 144 |
1 |
1 |
| 145 |
1 |
1 |
| 187 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=10,ResetVal=0,BitMask=769,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=1,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 14 | 12 | 85.71 |
| Logical | 14 | 12 | 85.71 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T32,T33,T34 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T105,T30,T31 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T32,T33,T34 |
| 1 | 0 | Covered | T30,T31,T8 |
| 1 | 1 | Covered | T30,T31,T8 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T29,T30,T31 |
| 0 | 1 | Covered | T8,T9,T10 |
| 1 | 0 | Covered | T30,T31,T8 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T30,T31,T8 |
| 1 | 1 | Covered | T30,T31,T8 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T29,T30,T31 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T8,T9,T10 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 13 | 12 | 92.31 |
| Logical | 13 | 12 | 92.31 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T32,T33,T34 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T104,T301,T348 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T32,T33,T34 |
| 1 | 0 | Covered | T30,T31,T8 |
| 1 | 1 | Covered | T30,T31,T8 |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T30,T31,T8 |
| 1 | - | Covered | T8,T9,T10 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T29,T30,T31 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T30,T31,T8 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T30,T31,T8 |
| 1 | 1 | Covered | T30,T31,T8 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T29,T30,T31 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
8 |
100.00 |
| IF |
60 |
4 |
4 |
100.00 |
| IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T29,T30,T31 |
| 0 |
1 |
- |
Covered |
T30,T31,T8 |
| 0 |
0 |
1 |
Covered |
T30,T31,T8 |
| 0 |
0 |
0 |
Covered |
T29,T30,T31 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T29,T30,T31 |
| 0 |
1 |
- |
Covered |
T30,T31,T8 |
| 0 |
0 |
1 |
Covered |
T30,T31,T8 |
| 0 |
0 |
0 |
Covered |
T29,T30,T31 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2197189 |
0 |
0 |
| T8 |
96434 |
3042 |
0 |
0 |
| T9 |
39963 |
1479 |
0 |
0 |
| T10 |
0 |
1587 |
0 |
0 |
| T11 |
246504 |
10392 |
0 |
0 |
| T12 |
0 |
7752 |
0 |
0 |
| T13 |
0 |
325 |
0 |
0 |
| T14 |
0 |
3507 |
0 |
0 |
| T15 |
0 |
1139 |
0 |
0 |
| T16 |
0 |
1347 |
0 |
0 |
| T30 |
316324 |
17768 |
0 |
0 |
| T31 |
2686040 |
123415 |
0 |
0 |
| T46 |
328752 |
0 |
0 |
0 |
| T77 |
33904 |
0 |
0 |
0 |
| T78 |
47106 |
0 |
0 |
0 |
| T79 |
170840 |
0 |
0 |
0 |
| T80 |
265476 |
0 |
0 |
0 |
| T81 |
387462 |
0 |
0 |
0 |
| T82 |
333880 |
0 |
0 |
0 |
| T144 |
69475 |
0 |
0 |
0 |
| T239 |
41868 |
0 |
0 |
0 |
| T240 |
31430 |
0 |
0 |
0 |
| T241 |
64185 |
0 |
0 |
0 |
| T242 |
105882 |
0 |
0 |
0 |
| T243 |
165024 |
0 |
0 |
0 |
| T244 |
18586 |
0 |
0 |
0 |
| T287 |
97020 |
0 |
0 |
0 |
| T302 |
0 |
99530 |
0 |
0 |
| T303 |
0 |
66281 |
0 |
0 |
| T340 |
0 |
10766 |
0 |
0 |
| T349 |
0 |
314 |
0 |
0 |
| T350 |
0 |
374 |
0 |
0 |
| T351 |
0 |
14746 |
0 |
0 |
| T352 |
0 |
15420 |
0 |
0 |
| T353 |
0 |
15477 |
0 |
0 |
| T354 |
211115 |
0 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
33061475 |
27969600 |
0 |
0 |
| T1 |
8625 |
3050 |
0 |
0 |
| T2 |
11625 |
5975 |
0 |
0 |
| T3 |
10075 |
4425 |
0 |
0 |
| T7 |
8250 |
2625 |
0 |
0 |
| T29 |
15750 |
10125 |
0 |
0 |
| T30 |
23600 |
18000 |
0 |
0 |
| T31 |
151900 |
144825 |
0 |
0 |
| T60 |
8000 |
2325 |
0 |
0 |
| T61 |
9825 |
4200 |
0 |
0 |
| T62 |
11750 |
6175 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
5543 |
0 |
0 |
| T8 |
96434 |
10 |
0 |
0 |
| T9 |
39963 |
3 |
0 |
0 |
| T10 |
0 |
4 |
0 |
0 |
| T11 |
246504 |
25 |
0 |
0 |
| T12 |
0 |
25 |
0 |
0 |
| T13 |
0 |
1 |
0 |
0 |
| T14 |
0 |
9 |
0 |
0 |
| T15 |
0 |
3 |
0 |
0 |
| T16 |
0 |
3 |
0 |
0 |
| T30 |
316324 |
50 |
0 |
0 |
| T31 |
2686040 |
311 |
0 |
0 |
| T46 |
328752 |
0 |
0 |
0 |
| T77 |
33904 |
0 |
0 |
0 |
| T78 |
47106 |
0 |
0 |
0 |
| T79 |
170840 |
0 |
0 |
0 |
| T80 |
265476 |
0 |
0 |
0 |
| T81 |
387462 |
0 |
0 |
0 |
| T82 |
333880 |
0 |
0 |
0 |
| T144 |
69475 |
0 |
0 |
0 |
| T239 |
41868 |
0 |
0 |
0 |
| T240 |
31430 |
0 |
0 |
0 |
| T241 |
64185 |
0 |
0 |
0 |
| T242 |
105882 |
0 |
0 |
0 |
| T243 |
165024 |
0 |
0 |
0 |
| T244 |
18586 |
0 |
0 |
0 |
| T287 |
97020 |
0 |
0 |
0 |
| T302 |
0 |
253 |
0 |
0 |
| T303 |
0 |
161 |
0 |
0 |
| T340 |
0 |
25 |
0 |
0 |
| T350 |
0 |
1 |
0 |
0 |
| T351 |
0 |
50 |
0 |
0 |
| T352 |
0 |
44 |
0 |
0 |
| T353 |
0 |
42 |
0 |
0 |
| T354 |
211115 |
0 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
250400 |
229125 |
0 |
0 |
| T2 |
247050 |
232950 |
0 |
0 |
| T3 |
246750 |
230625 |
0 |
0 |
| T7 |
265350 |
235875 |
0 |
0 |
| T29 |
1169175 |
1143750 |
0 |
0 |
| T30 |
1977025 |
1958650 |
0 |
0 |
| T31 |
16787750 |
16759575 |
0 |
0 |
| T60 |
261300 |
230050 |
0 |
0 |
| T61 |
246175 |
230300 |
0 |
0 |
| T62 |
247350 |
235200 |
0 |
0 |