Line Coverage for Module :
prim_sync_reqack
| Line No. | Total | Covered | Percent |
| TOTAL | | 36 | 36 | 100.00 |
| CONT_ASSIGN | 55 | 0 | 0 | |
| CONT_ASSIGN | 194 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 195 | 1 | 1 | 100.00 |
| ALWAYS | 219 | 12 | 12 | 100.00 |
| ALWAYS | 263 | 12 | 12 | 100.00 |
| ALWAYS | 307 | 5 | 5 | 100.00 |
| ALWAYS | 316 | 5 | 5 | 100.00 |
| CONT_ASSIGN | 335 | 0 | 0 | |
| ALWAYS | 339 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 55 |
|
unreachable |
| 194 |
1 |
1 |
| 195 |
1 |
1 |
| 219 |
1 |
1 |
| 222 |
1 |
1 |
| 223 |
1 |
1 |
| 225 |
1 |
1 |
| 229 |
1 |
1 |
| 230 |
1 |
1 |
| 233 |
1 |
1 |
| 234 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 241 |
1 |
1 |
| 242 |
1 |
1 |
| 245 |
1 |
1 |
| 246 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 263 |
1 |
1 |
| 266 |
1 |
1 |
| 267 |
1 |
1 |
| 269 |
1 |
1 |
| 273 |
1 |
1 |
| 274 |
1 |
1 |
| 277 |
1 |
1 |
| 278 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 285 |
1 |
1 |
| 286 |
1 |
1 |
| 289 |
1 |
1 |
| 290 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 307 |
1 |
1 |
| 308 |
1 |
1 |
| 309 |
1 |
1 |
| 311 |
1 |
1 |
| 312 |
1 |
1 |
| 316 |
1 |
1 |
| 317 |
1 |
1 |
| 318 |
1 |
1 |
| 320 |
1 |
1 |
| 321 |
1 |
1 |
| 335 |
|
unreachable |
| 339 |
|
unreachable |
| 340 |
|
unreachable |
| 341 |
|
unreachable |
| 342 |
|
unreachable |
|
|
|
==> MISSING_ELSE |
Cond Coverage for Module :
prim_sync_reqack
| Total | Covered | Percent |
| Conditions | 6 | 4 | 66.67 |
| Logical | 6 | 4 | 66.67 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 194
EXPRESSION (src_req_i & src_ack_o)
----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T33,T1,T2 |
| 1 | 1 | Covered | T33,T23,T24 |
LINE 195
EXPRESSION (dst_req_o & dst_ack_i)
----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T33,T23,T24 |
Branch Coverage for Module :
prim_sync_reqack
| Line No. | Total | Covered | Percent |
| Branches |
|
12 |
12 |
100.00 |
| CASE |
225 |
4 |
4 |
100.00 |
| CASE |
269 |
4 |
4 |
100.00 |
| IF |
307 |
2 |
2 |
100.00 |
| IF |
316 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 225 case (gen_nrz_hs_protocol.src_fsm_cs)
-2-: 233 if (gen_nrz_hs_protocol.src_handshake)
-3-: 245 if (gen_nrz_hs_protocol.src_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests |
| EVEN |
1 |
- |
Covered |
T33,T23,T24 |
| EVEN |
0 |
- |
Covered |
T33,T1,T2 |
| ODD |
- |
1 |
Covered |
T33,T85,T26 |
| ODD |
- |
0 |
Covered |
T33,T23,T24 |
LineNo. Expression
-1-: 269 case (gen_nrz_hs_protocol.dst_fsm_cs)
-2-: 277 if (gen_nrz_hs_protocol.dst_handshake)
-3-: 289 if (gen_nrz_hs_protocol.dst_handshake)
Branches:
| -1- | -2- | -3- | Status | Tests |
| EVEN |
1 |
- |
Covered |
T33,T23,T24 |
| EVEN |
0 |
- |
Covered |
T33,T1,T2 |
| ODD |
- |
1 |
Covered |
T33,T85,T26 |
| ODD |
- |
0 |
Covered |
T33,T23,T24 |
LineNo. Expression
-1-: 307 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T35,T36,T37 |
| 0 |
Covered |
T33,T34,T1 |
LineNo. Expression
-1-: 316 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T33,T34,T1 |
| 0 |
Covered |
T33,T34,T1 |
Assert Coverage for Module :
prim_sync_reqack
Assertion Details
SyncReqAckAckNeedsReq
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
610283499 |
4259 |
0 |
0 |
| T8 |
135887 |
3 |
0 |
0 |
| T9 |
140412 |
3 |
0 |
0 |
| T10 |
0 |
3 |
0 |
0 |
| T14 |
0 |
1 |
0 |
0 |
| T16 |
0 |
6 |
0 |
0 |
| T19 |
0 |
1 |
0 |
0 |
| T23 |
280519 |
1 |
0 |
0 |
| T24 |
91604 |
1 |
0 |
0 |
| T25 |
354629 |
1 |
0 |
0 |
| T26 |
236867 |
4 |
0 |
0 |
| T33 |
631007 |
10 |
0 |
0 |
| T41 |
263318 |
4 |
0 |
0 |
| T47 |
294671 |
1 |
0 |
0 |
| T73 |
0 |
3 |
0 |
0 |
| T74 |
0 |
3 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
| T76 |
39418 |
0 |
0 |
0 |
| T77 |
167688 |
0 |
0 |
0 |
| T78 |
42400 |
0 |
0 |
0 |
| T79 |
84523 |
0 |
0 |
0 |
| T80 |
42874 |
0 |
0 |
0 |
| T81 |
56549 |
0 |
0 |
0 |
| T82 |
66663 |
0 |
0 |
0 |
| T85 |
489776 |
9 |
0 |
0 |
| T91 |
56526 |
1 |
0 |
0 |
| T158 |
207713 |
2 |
0 |
0 |
| T163 |
19215 |
4 |
0 |
0 |
| T181 |
367094 |
1 |
0 |
0 |
SyncReqAckHoldReq
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
784529153 |
3969 |
0 |
0 |
| T8 |
4114 |
3 |
0 |
0 |
| T9 |
4285 |
3 |
0 |
0 |
| T10 |
0 |
3 |
0 |
0 |
| T14 |
0 |
1 |
0 |
0 |
| T16 |
0 |
5 |
0 |
0 |
| T19 |
0 |
1 |
0 |
0 |
| T23 |
280519 |
1 |
0 |
0 |
| T24 |
91604 |
1 |
0 |
0 |
| T25 |
354629 |
1 |
0 |
0 |
| T26 |
236867 |
4 |
0 |
0 |
| T33 |
5559 |
2 |
0 |
0 |
| T41 |
263318 |
4 |
0 |
0 |
| T47 |
294671 |
1 |
0 |
0 |
| T73 |
0 |
3 |
0 |
0 |
| T74 |
0 |
3 |
0 |
0 |
| T75 |
0 |
3 |
0 |
0 |
| T76 |
535 |
0 |
0 |
0 |
| T77 |
1578 |
0 |
0 |
0 |
| T78 |
688 |
0 |
0 |
0 |
| T79 |
882 |
0 |
0 |
0 |
| T80 |
676 |
0 |
0 |
0 |
| T81 |
818 |
0 |
0 |
0 |
| T82 |
1074 |
0 |
0 |
0 |
| T85 |
489776 |
9 |
0 |
0 |
| T91 |
56526 |
1 |
0 |
0 |
| T158 |
207713 |
2 |
0 |
0 |
| T163 |
78486 |
4 |
0 |
0 |
| T181 |
367094 |
1 |
0 |
0 |