Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T14,T17 |
| 1 | 0 | Covered | T16,T14,T17 |
| 1 | 1 | Covered | T16,T14,T17 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T14,T17 |
| 1 | 0 | Covered | T16,T14,T17 |
| 1 | 1 | Covered | T16,T14,T17 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
9385 |
0 |
0 |
| T14 |
20114 |
2 |
0 |
0 |
| T16 |
3586 |
2 |
0 |
0 |
| T17 |
0 |
4 |
0 |
0 |
| T18 |
0 |
4 |
0 |
0 |
| T45 |
0 |
2 |
0 |
0 |
| T46 |
0 |
8 |
0 |
0 |
| T47 |
0 |
2 |
0 |
0 |
| T50 |
0 |
4 |
0 |
0 |
| T57 |
86264 |
0 |
0 |
0 |
| T96 |
0 |
2 |
0 |
0 |
| T97 |
0 |
2 |
0 |
0 |
| T98 |
0 |
2 |
0 |
0 |
| T99 |
1052 |
0 |
0 |
0 |
| T100 |
856 |
0 |
0 |
0 |
| T101 |
418 |
0 |
0 |
0 |
| T102 |
4423 |
0 |
0 |
0 |
| T103 |
521 |
0 |
0 |
0 |
| T104 |
715 |
0 |
0 |
0 |
| T105 |
431 |
0 |
0 |
0 |
| T106 |
362 |
0 |
0 |
0 |
| T107 |
523 |
0 |
0 |
0 |
| T118 |
655057 |
46 |
0 |
0 |
| T131 |
410030 |
0 |
0 |
0 |
| T151 |
26251 |
0 |
0 |
0 |
| T168 |
20663 |
0 |
0 |
0 |
| T172 |
0 |
6 |
0 |
0 |
| T173 |
0 |
1 |
0 |
0 |
| T189 |
52410 |
0 |
0 |
0 |
| T212 |
44793 |
0 |
0 |
0 |
| T309 |
60071 |
0 |
0 |
0 |
| T319 |
0 |
16 |
0 |
0 |
| T320 |
0 |
38 |
0 |
0 |
| T321 |
0 |
3 |
0 |
0 |
| T322 |
0 |
6 |
0 |
0 |
| T348 |
0 |
2 |
0 |
0 |
| T349 |
0 |
2 |
0 |
0 |
| T350 |
0 |
1 |
0 |
0 |
| T352 |
52763 |
0 |
0 |
0 |
| T353 |
22499 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
9394 |
0 |
0 |
| T14 |
20114 |
3 |
0 |
0 |
| T16 |
127573 |
2 |
0 |
0 |
| T17 |
0 |
4 |
0 |
0 |
| T18 |
0 |
4 |
0 |
0 |
| T45 |
0 |
2 |
0 |
0 |
| T46 |
0 |
9 |
0 |
0 |
| T47 |
0 |
2 |
0 |
0 |
| T57 |
86264 |
0 |
0 |
0 |
| T96 |
0 |
2 |
0 |
0 |
| T97 |
0 |
2 |
0 |
0 |
| T98 |
0 |
2 |
0 |
0 |
| T99 |
71563 |
0 |
0 |
0 |
| T100 |
71418 |
0 |
0 |
0 |
| T101 |
21009 |
0 |
0 |
0 |
| T102 |
242882 |
0 |
0 |
0 |
| T103 |
44112 |
0 |
0 |
0 |
| T104 |
50069 |
0 |
0 |
0 |
| T105 |
19829 |
0 |
0 |
0 |
| T106 |
20479 |
0 |
0 |
0 |
| T107 |
37380 |
0 |
0 |
0 |
| T118 |
5868 |
46 |
0 |
0 |
| T131 |
410030 |
0 |
0 |
0 |
| T151 |
26251 |
0 |
0 |
0 |
| T168 |
20663 |
0 |
0 |
0 |
| T172 |
0 |
6 |
0 |
0 |
| T173 |
0 |
1 |
0 |
0 |
| T189 |
52410 |
0 |
0 |
0 |
| T212 |
44793 |
0 |
0 |
0 |
| T309 |
60071 |
0 |
0 |
0 |
| T319 |
0 |
16 |
0 |
0 |
| T320 |
0 |
38 |
0 |
0 |
| T321 |
0 |
3 |
0 |
0 |
| T322 |
0 |
6 |
0 |
0 |
| T348 |
0 |
2 |
0 |
0 |
| T349 |
0 |
2 |
0 |
0 |
| T350 |
0 |
1 |
0 |
0 |
| T351 |
0 |
6 |
0 |
0 |
| T352 |
52763 |
0 |
0 |
0 |
| T353 |
22499 |
0 |
0 |
0 |