Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T14,T45,T46 |
| 1 | 0 | Covered | T14,T45,T46 |
| 1 | 1 | Covered | T14,T45,T46 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T14,T45,T46 |
| 1 | 0 | Covered | T14,T45,T46 |
| 1 | 1 | Covered | T14,T45,T46 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1535615 |
191 |
0 |
0 |
| T14 |
384 |
2 |
0 |
0 |
| T45 |
0 |
2 |
0 |
0 |
| T46 |
0 |
2 |
0 |
0 |
| T47 |
0 |
2 |
0 |
0 |
| T57 |
1631 |
0 |
0 |
0 |
| T118 |
0 |
12 |
0 |
0 |
| T131 |
5377 |
0 |
0 |
0 |
| T151 |
447 |
0 |
0 |
0 |
| T168 |
464 |
0 |
0 |
0 |
| T172 |
0 |
2 |
0 |
0 |
| T173 |
0 |
4 |
0 |
0 |
| T189 |
695 |
0 |
0 |
0 |
| T212 |
668 |
0 |
0 |
0 |
| T309 |
765 |
0 |
0 |
0 |
| T320 |
0 |
5 |
0 |
0 |
| T321 |
0 |
1 |
0 |
0 |
| T322 |
0 |
2 |
0 |
0 |
| T352 |
749 |
0 |
0 |
0 |
| T353 |
350 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125579784 |
192 |
0 |
0 |
| T14 |
19730 |
2 |
0 |
0 |
| T45 |
0 |
3 |
0 |
0 |
| T46 |
0 |
2 |
0 |
0 |
| T47 |
0 |
2 |
0 |
0 |
| T57 |
84633 |
0 |
0 |
0 |
| T118 |
0 |
12 |
0 |
0 |
| T131 |
404653 |
0 |
0 |
0 |
| T151 |
25804 |
0 |
0 |
0 |
| T168 |
20199 |
0 |
0 |
0 |
| T172 |
0 |
2 |
0 |
0 |
| T173 |
0 |
4 |
0 |
0 |
| T189 |
51715 |
0 |
0 |
0 |
| T212 |
44125 |
0 |
0 |
0 |
| T309 |
59306 |
0 |
0 |
0 |
| T320 |
0 |
5 |
0 |
0 |
| T321 |
0 |
1 |
0 |
0 |
| T322 |
0 |
2 |
0 |
0 |
| T352 |
52014 |
0 |
0 |
0 |
| T353 |
22149 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T14,T45,T46 |
| 1 | 0 | Covered | T14,T45,T46 |
| 1 | 1 | Covered | T14,T45,T46 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T14,T45,T46 |
| 1 | 0 | Covered | T14,T45,T46 |
| 1 | 1 | Covered | T14,T45,T46 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125579784 |
191 |
0 |
0 |
| T14 |
19730 |
2 |
0 |
0 |
| T45 |
0 |
2 |
0 |
0 |
| T46 |
0 |
2 |
0 |
0 |
| T47 |
0 |
2 |
0 |
0 |
| T57 |
84633 |
0 |
0 |
0 |
| T118 |
0 |
12 |
0 |
0 |
| T131 |
404653 |
0 |
0 |
0 |
| T151 |
25804 |
0 |
0 |
0 |
| T168 |
20199 |
0 |
0 |
0 |
| T172 |
0 |
2 |
0 |
0 |
| T173 |
0 |
4 |
0 |
0 |
| T189 |
51715 |
0 |
0 |
0 |
| T212 |
44125 |
0 |
0 |
0 |
| T309 |
59306 |
0 |
0 |
0 |
| T320 |
0 |
5 |
0 |
0 |
| T321 |
0 |
1 |
0 |
0 |
| T322 |
0 |
2 |
0 |
0 |
| T352 |
52014 |
0 |
0 |
0 |
| T353 |
22149 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1535615 |
191 |
0 |
0 |
| T14 |
384 |
2 |
0 |
0 |
| T45 |
0 |
2 |
0 |
0 |
| T46 |
0 |
2 |
0 |
0 |
| T47 |
0 |
2 |
0 |
0 |
| T57 |
1631 |
0 |
0 |
0 |
| T118 |
0 |
12 |
0 |
0 |
| T131 |
5377 |
0 |
0 |
0 |
| T151 |
447 |
0 |
0 |
0 |
| T168 |
464 |
0 |
0 |
0 |
| T172 |
0 |
2 |
0 |
0 |
| T173 |
0 |
4 |
0 |
0 |
| T189 |
695 |
0 |
0 |
0 |
| T212 |
668 |
0 |
0 |
0 |
| T309 |
765 |
0 |
0 |
0 |
| T320 |
0 |
5 |
0 |
0 |
| T321 |
0 |
1 |
0 |
0 |
| T322 |
0 |
2 |
0 |
0 |
| T352 |
749 |
0 |
0 |
0 |
| T353 |
350 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T118,T172,T173 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T118,T172,T173 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1535615 |
173 |
0 |
0 |
| T118 |
5868 |
6 |
0 |
0 |
| T172 |
930 |
2 |
0 |
0 |
| T173 |
3123 |
2 |
0 |
0 |
| T319 |
2941 |
7 |
0 |
0 |
| T320 |
2883 |
8 |
0 |
0 |
| T321 |
654 |
1 |
0 |
0 |
| T322 |
13540 |
2 |
0 |
0 |
| T350 |
647 |
1 |
0 |
0 |
| T351 |
5294 |
15 |
0 |
0 |
| T355 |
613 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125579784 |
173 |
0 |
0 |
| T118 |
655057 |
6 |
0 |
0 |
| T172 |
84318 |
2 |
0 |
0 |
| T173 |
347071 |
2 |
0 |
0 |
| T319 |
326776 |
7 |
0 |
0 |
| T320 |
318791 |
8 |
0 |
0 |
| T321 |
44966 |
1 |
0 |
0 |
| T322 |
159506 |
2 |
0 |
0 |
| T350 |
40505 |
1 |
0 |
0 |
| T351 |
607985 |
15 |
0 |
0 |
| T355 |
44293 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T118,T172,T173 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T118,T172,T173 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125579784 |
173 |
0 |
0 |
| T118 |
655057 |
6 |
0 |
0 |
| T172 |
84318 |
2 |
0 |
0 |
| T173 |
347071 |
2 |
0 |
0 |
| T319 |
326776 |
7 |
0 |
0 |
| T320 |
318791 |
8 |
0 |
0 |
| T321 |
44966 |
1 |
0 |
0 |
| T322 |
159506 |
2 |
0 |
0 |
| T350 |
40505 |
1 |
0 |
0 |
| T351 |
607985 |
15 |
0 |
0 |
| T355 |
44293 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1535615 |
173 |
0 |
0 |
| T118 |
5868 |
6 |
0 |
0 |
| T172 |
930 |
2 |
0 |
0 |
| T173 |
3123 |
2 |
0 |
0 |
| T319 |
2941 |
7 |
0 |
0 |
| T320 |
2883 |
8 |
0 |
0 |
| T321 |
654 |
1 |
0 |
0 |
| T322 |
13540 |
2 |
0 |
0 |
| T350 |
647 |
1 |
0 |
0 |
| T351 |
5294 |
15 |
0 |
0 |
| T355 |
613 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T118,T172,T322 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T322 |
| 1 | 1 | Covered | T118,T172,T173 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1535615 |
165 |
0 |
0 |
| T118 |
5868 |
11 |
0 |
0 |
| T172 |
930 |
2 |
0 |
0 |
| T173 |
3123 |
1 |
0 |
0 |
| T319 |
2941 |
3 |
0 |
0 |
| T320 |
2883 |
4 |
0 |
0 |
| T321 |
654 |
1 |
0 |
0 |
| T322 |
13540 |
2 |
0 |
0 |
| T350 |
647 |
1 |
0 |
0 |
| T351 |
5294 |
6 |
0 |
0 |
| T355 |
613 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125579784 |
165 |
0 |
0 |
| T118 |
655057 |
11 |
0 |
0 |
| T172 |
84318 |
2 |
0 |
0 |
| T173 |
347071 |
1 |
0 |
0 |
| T319 |
326776 |
3 |
0 |
0 |
| T320 |
318791 |
4 |
0 |
0 |
| T321 |
44966 |
1 |
0 |
0 |
| T322 |
159506 |
2 |
0 |
0 |
| T350 |
40505 |
1 |
0 |
0 |
| T351 |
607985 |
6 |
0 |
0 |
| T355 |
44293 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T118,T172,T322 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T322 |
| 1 | 1 | Covered | T118,T172,T173 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125579784 |
165 |
0 |
0 |
| T118 |
655057 |
11 |
0 |
0 |
| T172 |
84318 |
2 |
0 |
0 |
| T173 |
347071 |
1 |
0 |
0 |
| T319 |
326776 |
3 |
0 |
0 |
| T320 |
318791 |
4 |
0 |
0 |
| T321 |
44966 |
1 |
0 |
0 |
| T322 |
159506 |
2 |
0 |
0 |
| T350 |
40505 |
1 |
0 |
0 |
| T351 |
607985 |
6 |
0 |
0 |
| T355 |
44293 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1535615 |
165 |
0 |
0 |
| T118 |
5868 |
11 |
0 |
0 |
| T172 |
930 |
2 |
0 |
0 |
| T173 |
3123 |
1 |
0 |
0 |
| T319 |
2941 |
3 |
0 |
0 |
| T320 |
2883 |
4 |
0 |
0 |
| T321 |
654 |
1 |
0 |
0 |
| T322 |
13540 |
2 |
0 |
0 |
| T350 |
647 |
1 |
0 |
0 |
| T351 |
5294 |
6 |
0 |
0 |
| T355 |
613 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T118,T172,T173 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T118,T172,T173 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1535615 |
212 |
0 |
0 |
| T118 |
5868 |
14 |
0 |
0 |
| T172 |
930 |
2 |
0 |
0 |
| T173 |
3123 |
11 |
0 |
0 |
| T319 |
2941 |
4 |
0 |
0 |
| T320 |
2883 |
9 |
0 |
0 |
| T321 |
654 |
1 |
0 |
0 |
| T322 |
13540 |
2 |
0 |
0 |
| T350 |
647 |
1 |
0 |
0 |
| T351 |
5294 |
10 |
0 |
0 |
| T355 |
613 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125579784 |
212 |
0 |
0 |
| T118 |
655057 |
14 |
0 |
0 |
| T172 |
84318 |
2 |
0 |
0 |
| T173 |
347071 |
11 |
0 |
0 |
| T319 |
326776 |
4 |
0 |
0 |
| T320 |
318791 |
9 |
0 |
0 |
| T321 |
44966 |
1 |
0 |
0 |
| T322 |
159506 |
2 |
0 |
0 |
| T350 |
40505 |
1 |
0 |
0 |
| T351 |
607985 |
10 |
0 |
0 |
| T355 |
44293 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T118,T172,T173 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T118,T172,T173 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125579784 |
212 |
0 |
0 |
| T118 |
655057 |
14 |
0 |
0 |
| T172 |
84318 |
2 |
0 |
0 |
| T173 |
347071 |
11 |
0 |
0 |
| T319 |
326776 |
4 |
0 |
0 |
| T320 |
318791 |
9 |
0 |
0 |
| T321 |
44966 |
1 |
0 |
0 |
| T322 |
159506 |
2 |
0 |
0 |
| T350 |
40505 |
1 |
0 |
0 |
| T351 |
607985 |
10 |
0 |
0 |
| T355 |
44293 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1535615 |
212 |
0 |
0 |
| T118 |
5868 |
14 |
0 |
0 |
| T172 |
930 |
2 |
0 |
0 |
| T173 |
3123 |
11 |
0 |
0 |
| T319 |
2941 |
4 |
0 |
0 |
| T320 |
2883 |
9 |
0 |
0 |
| T321 |
654 |
1 |
0 |
0 |
| T322 |
13540 |
2 |
0 |
0 |
| T350 |
647 |
1 |
0 |
0 |
| T351 |
5294 |
10 |
0 |
0 |
| T355 |
613 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T48,T49,T118 |
| 1 | 0 | Covered | T48,T49,T118 |
| 1 | 1 | Covered | T48,T49,T118 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T48,T49,T118 |
| 1 | 0 | Covered | T48,T49,T118 |
| 1 | 1 | Covered | T48,T49,T118 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1535615 |
176 |
0 |
0 |
| T23 |
3614 |
0 |
0 |
0 |
| T48 |
585 |
2 |
0 |
0 |
| T49 |
0 |
2 |
0 |
0 |
| T118 |
0 |
14 |
0 |
0 |
| T172 |
0 |
2 |
0 |
0 |
| T173 |
0 |
6 |
0 |
0 |
| T263 |
549 |
0 |
0 |
0 |
| T319 |
0 |
2 |
0 |
0 |
| T320 |
0 |
5 |
0 |
0 |
| T321 |
0 |
1 |
0 |
0 |
| T322 |
0 |
2 |
0 |
0 |
| T350 |
0 |
1 |
0 |
0 |
| T356 |
331 |
0 |
0 |
0 |
| T357 |
1719 |
0 |
0 |
0 |
| T358 |
428 |
0 |
0 |
0 |
| T359 |
997 |
0 |
0 |
0 |
| T360 |
844 |
0 |
0 |
0 |
| T361 |
402 |
0 |
0 |
0 |
| T362 |
450 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125579784 |
178 |
0 |
0 |
| T23 |
403848 |
0 |
0 |
0 |
| T48 |
25446 |
3 |
0 |
0 |
| T49 |
0 |
3 |
0 |
0 |
| T118 |
0 |
14 |
0 |
0 |
| T172 |
0 |
2 |
0 |
0 |
| T173 |
0 |
6 |
0 |
0 |
| T263 |
39457 |
0 |
0 |
0 |
| T319 |
0 |
2 |
0 |
0 |
| T320 |
0 |
5 |
0 |
0 |
| T321 |
0 |
1 |
0 |
0 |
| T322 |
0 |
2 |
0 |
0 |
| T350 |
0 |
1 |
0 |
0 |
| T356 |
22703 |
0 |
0 |
0 |
| T357 |
129348 |
0 |
0 |
0 |
| T358 |
16147 |
0 |
0 |
0 |
| T359 |
88752 |
0 |
0 |
0 |
| T360 |
45157 |
0 |
0 |
0 |
| T361 |
22575 |
0 |
0 |
0 |
| T362 |
20052 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T48,T49,T118 |
| 1 | 0 | Covered | T48,T49,T118 |
| 1 | 1 | Covered | T48,T49,T118 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T48,T49,T118 |
| 1 | 0 | Covered | T48,T49,T118 |
| 1 | 1 | Covered | T48,T49,T118 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125579784 |
176 |
0 |
0 |
| T23 |
403848 |
0 |
0 |
0 |
| T48 |
25446 |
2 |
0 |
0 |
| T49 |
0 |
2 |
0 |
0 |
| T118 |
0 |
14 |
0 |
0 |
| T172 |
0 |
2 |
0 |
0 |
| T173 |
0 |
6 |
0 |
0 |
| T263 |
39457 |
0 |
0 |
0 |
| T319 |
0 |
2 |
0 |
0 |
| T320 |
0 |
5 |
0 |
0 |
| T321 |
0 |
1 |
0 |
0 |
| T322 |
0 |
2 |
0 |
0 |
| T350 |
0 |
1 |
0 |
0 |
| T356 |
22703 |
0 |
0 |
0 |
| T357 |
129348 |
0 |
0 |
0 |
| T358 |
16147 |
0 |
0 |
0 |
| T359 |
88752 |
0 |
0 |
0 |
| T360 |
45157 |
0 |
0 |
0 |
| T361 |
22575 |
0 |
0 |
0 |
| T362 |
20052 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1535615 |
176 |
0 |
0 |
| T23 |
3614 |
0 |
0 |
0 |
| T48 |
585 |
2 |
0 |
0 |
| T49 |
0 |
2 |
0 |
0 |
| T118 |
0 |
14 |
0 |
0 |
| T172 |
0 |
2 |
0 |
0 |
| T173 |
0 |
6 |
0 |
0 |
| T263 |
549 |
0 |
0 |
0 |
| T319 |
0 |
2 |
0 |
0 |
| T320 |
0 |
5 |
0 |
0 |
| T321 |
0 |
1 |
0 |
0 |
| T322 |
0 |
2 |
0 |
0 |
| T350 |
0 |
1 |
0 |
0 |
| T356 |
331 |
0 |
0 |
0 |
| T357 |
1719 |
0 |
0 |
0 |
| T358 |
428 |
0 |
0 |
0 |
| T359 |
997 |
0 |
0 |
0 |
| T360 |
844 |
0 |
0 |
0 |
| T361 |
402 |
0 |
0 |
0 |
| T362 |
450 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T17,T18 |
| 1 | 0 | Covered | T16,T17,T18 |
| 1 | 1 | Covered | T16,T17,T18 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T17,T18 |
| 1 | 0 | Covered | T16,T17,T18 |
| 1 | 1 | Covered | T16,T17,T18 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1535615 |
214 |
0 |
0 |
| T16 |
3586 |
2 |
0 |
0 |
| T17 |
0 |
4 |
0 |
0 |
| T18 |
0 |
4 |
0 |
0 |
| T50 |
0 |
4 |
0 |
0 |
| T96 |
0 |
2 |
0 |
0 |
| T97 |
0 |
2 |
0 |
0 |
| T98 |
0 |
2 |
0 |
0 |
| T99 |
1052 |
0 |
0 |
0 |
| T100 |
856 |
0 |
0 |
0 |
| T101 |
418 |
0 |
0 |
0 |
| T102 |
4423 |
0 |
0 |
0 |
| T103 |
521 |
0 |
0 |
0 |
| T104 |
715 |
0 |
0 |
0 |
| T105 |
431 |
0 |
0 |
0 |
| T106 |
362 |
0 |
0 |
0 |
| T107 |
523 |
0 |
0 |
0 |
| T118 |
0 |
10 |
0 |
0 |
| T348 |
0 |
2 |
0 |
0 |
| T349 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125579784 |
214 |
0 |
0 |
| T16 |
127573 |
2 |
0 |
0 |
| T17 |
0 |
4 |
0 |
0 |
| T18 |
0 |
4 |
0 |
0 |
| T50 |
0 |
4 |
0 |
0 |
| T96 |
0 |
2 |
0 |
0 |
| T97 |
0 |
2 |
0 |
0 |
| T98 |
0 |
2 |
0 |
0 |
| T99 |
71563 |
0 |
0 |
0 |
| T100 |
71418 |
0 |
0 |
0 |
| T101 |
21009 |
0 |
0 |
0 |
| T102 |
242882 |
0 |
0 |
0 |
| T103 |
44112 |
0 |
0 |
0 |
| T104 |
50069 |
0 |
0 |
0 |
| T105 |
19829 |
0 |
0 |
0 |
| T106 |
20479 |
0 |
0 |
0 |
| T107 |
37380 |
0 |
0 |
0 |
| T118 |
0 |
10 |
0 |
0 |
| T348 |
0 |
2 |
0 |
0 |
| T349 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T17,T18 |
| 1 | 0 | Covered | T16,T17,T18 |
| 1 | 1 | Covered | T16,T17,T18 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T17,T18 |
| 1 | 0 | Covered | T16,T17,T18 |
| 1 | 1 | Covered | T16,T17,T18 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125579784 |
214 |
0 |
0 |
| T16 |
127573 |
2 |
0 |
0 |
| T17 |
0 |
4 |
0 |
0 |
| T18 |
0 |
4 |
0 |
0 |
| T50 |
0 |
4 |
0 |
0 |
| T96 |
0 |
2 |
0 |
0 |
| T97 |
0 |
2 |
0 |
0 |
| T98 |
0 |
2 |
0 |
0 |
| T99 |
71563 |
0 |
0 |
0 |
| T100 |
71418 |
0 |
0 |
0 |
| T101 |
21009 |
0 |
0 |
0 |
| T102 |
242882 |
0 |
0 |
0 |
| T103 |
44112 |
0 |
0 |
0 |
| T104 |
50069 |
0 |
0 |
0 |
| T105 |
19829 |
0 |
0 |
0 |
| T106 |
20479 |
0 |
0 |
0 |
| T107 |
37380 |
0 |
0 |
0 |
| T118 |
0 |
10 |
0 |
0 |
| T348 |
0 |
2 |
0 |
0 |
| T349 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1535615 |
214 |
0 |
0 |
| T16 |
3586 |
2 |
0 |
0 |
| T17 |
0 |
4 |
0 |
0 |
| T18 |
0 |
4 |
0 |
0 |
| T50 |
0 |
4 |
0 |
0 |
| T96 |
0 |
2 |
0 |
0 |
| T97 |
0 |
2 |
0 |
0 |
| T98 |
0 |
2 |
0 |
0 |
| T99 |
1052 |
0 |
0 |
0 |
| T100 |
856 |
0 |
0 |
0 |
| T101 |
418 |
0 |
0 |
0 |
| T102 |
4423 |
0 |
0 |
0 |
| T103 |
521 |
0 |
0 |
0 |
| T104 |
715 |
0 |
0 |
0 |
| T105 |
431 |
0 |
0 |
0 |
| T106 |
362 |
0 |
0 |
0 |
| T107 |
523 |
0 |
0 |
0 |
| T118 |
0 |
10 |
0 |
0 |
| T348 |
0 |
2 |
0 |
0 |
| T349 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T118,T172,T173 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T118,T172,T173 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1535615 |
184 |
0 |
0 |
| T118 |
5868 |
9 |
0 |
0 |
| T172 |
930 |
2 |
0 |
0 |
| T173 |
3123 |
6 |
0 |
0 |
| T319 |
2941 |
10 |
0 |
0 |
| T320 |
2883 |
2 |
0 |
0 |
| T321 |
654 |
1 |
0 |
0 |
| T322 |
13540 |
2 |
0 |
0 |
| T350 |
647 |
1 |
0 |
0 |
| T351 |
5294 |
10 |
0 |
0 |
| T355 |
613 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125579784 |
184 |
0 |
0 |
| T118 |
655057 |
9 |
0 |
0 |
| T172 |
84318 |
2 |
0 |
0 |
| T173 |
347071 |
6 |
0 |
0 |
| T319 |
326776 |
10 |
0 |
0 |
| T320 |
318791 |
2 |
0 |
0 |
| T321 |
44966 |
1 |
0 |
0 |
| T322 |
159506 |
2 |
0 |
0 |
| T350 |
40505 |
1 |
0 |
0 |
| T351 |
607985 |
10 |
0 |
0 |
| T355 |
44293 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T118,T172,T173 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T118,T172,T173 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125579784 |
184 |
0 |
0 |
| T118 |
655057 |
9 |
0 |
0 |
| T172 |
84318 |
2 |
0 |
0 |
| T173 |
347071 |
6 |
0 |
0 |
| T319 |
326776 |
10 |
0 |
0 |
| T320 |
318791 |
2 |
0 |
0 |
| T321 |
44966 |
1 |
0 |
0 |
| T322 |
159506 |
2 |
0 |
0 |
| T350 |
40505 |
1 |
0 |
0 |
| T351 |
607985 |
10 |
0 |
0 |
| T355 |
44293 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1535615 |
184 |
0 |
0 |
| T118 |
5868 |
9 |
0 |
0 |
| T172 |
930 |
2 |
0 |
0 |
| T173 |
3123 |
6 |
0 |
0 |
| T319 |
2941 |
10 |
0 |
0 |
| T320 |
2883 |
2 |
0 |
0 |
| T321 |
654 |
1 |
0 |
0 |
| T322 |
13540 |
2 |
0 |
0 |
| T350 |
647 |
1 |
0 |
0 |
| T351 |
5294 |
10 |
0 |
0 |
| T355 |
613 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T118,T172,T173 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T118,T172,T173 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1535615 |
203 |
0 |
0 |
| T118 |
5868 |
10 |
0 |
0 |
| T172 |
930 |
2 |
0 |
0 |
| T173 |
3123 |
3 |
0 |
0 |
| T319 |
2941 |
3 |
0 |
0 |
| T320 |
2883 |
7 |
0 |
0 |
| T321 |
654 |
1 |
0 |
0 |
| T322 |
13540 |
2 |
0 |
0 |
| T350 |
647 |
1 |
0 |
0 |
| T351 |
5294 |
14 |
0 |
0 |
| T355 |
613 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125579784 |
203 |
0 |
0 |
| T118 |
655057 |
10 |
0 |
0 |
| T172 |
84318 |
2 |
0 |
0 |
| T173 |
347071 |
3 |
0 |
0 |
| T319 |
326776 |
3 |
0 |
0 |
| T320 |
318791 |
7 |
0 |
0 |
| T321 |
44966 |
1 |
0 |
0 |
| T322 |
159506 |
2 |
0 |
0 |
| T350 |
40505 |
1 |
0 |
0 |
| T351 |
607985 |
14 |
0 |
0 |
| T355 |
44293 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T118,T172,T173 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T118,T172,T173 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125579784 |
203 |
0 |
0 |
| T118 |
655057 |
10 |
0 |
0 |
| T172 |
84318 |
2 |
0 |
0 |
| T173 |
347071 |
3 |
0 |
0 |
| T319 |
326776 |
3 |
0 |
0 |
| T320 |
318791 |
7 |
0 |
0 |
| T321 |
44966 |
1 |
0 |
0 |
| T322 |
159506 |
2 |
0 |
0 |
| T350 |
40505 |
1 |
0 |
0 |
| T351 |
607985 |
14 |
0 |
0 |
| T355 |
44293 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1535615 |
203 |
0 |
0 |
| T118 |
5868 |
10 |
0 |
0 |
| T172 |
930 |
2 |
0 |
0 |
| T173 |
3123 |
3 |
0 |
0 |
| T319 |
2941 |
3 |
0 |
0 |
| T320 |
2883 |
7 |
0 |
0 |
| T321 |
654 |
1 |
0 |
0 |
| T322 |
13540 |
2 |
0 |
0 |
| T350 |
647 |
1 |
0 |
0 |
| T351 |
5294 |
14 |
0 |
0 |
| T355 |
613 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T14,T45,T46 |
| 1 | 0 | Covered | T14,T45,T46 |
| 1 | 1 | Covered | T118,T172,T322 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T14,T45,T46 |
| 1 | 0 | Covered | T118,T172,T322 |
| 1 | 1 | Covered | T14,T45,T46 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1535615 |
212 |
0 |
0 |
| T14 |
384 |
1 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T46 |
0 |
1 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T57 |
1631 |
0 |
0 |
0 |
| T118 |
0 |
17 |
0 |
0 |
| T131 |
5377 |
0 |
0 |
0 |
| T151 |
447 |
0 |
0 |
0 |
| T168 |
464 |
0 |
0 |
0 |
| T172 |
0 |
2 |
0 |
0 |
| T189 |
695 |
0 |
0 |
0 |
| T212 |
668 |
0 |
0 |
0 |
| T309 |
765 |
0 |
0 |
0 |
| T319 |
0 |
6 |
0 |
0 |
| T320 |
0 |
16 |
0 |
0 |
| T321 |
0 |
1 |
0 |
0 |
| T322 |
0 |
2 |
0 |
0 |
| T352 |
749 |
0 |
0 |
0 |
| T353 |
350 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125579784 |
212 |
0 |
0 |
| T14 |
19730 |
1 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T46 |
0 |
1 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T57 |
84633 |
0 |
0 |
0 |
| T118 |
0 |
17 |
0 |
0 |
| T131 |
404653 |
0 |
0 |
0 |
| T151 |
25804 |
0 |
0 |
0 |
| T168 |
20199 |
0 |
0 |
0 |
| T172 |
0 |
2 |
0 |
0 |
| T189 |
51715 |
0 |
0 |
0 |
| T212 |
44125 |
0 |
0 |
0 |
| T309 |
59306 |
0 |
0 |
0 |
| T319 |
0 |
6 |
0 |
0 |
| T320 |
0 |
16 |
0 |
0 |
| T321 |
0 |
1 |
0 |
0 |
| T322 |
0 |
2 |
0 |
0 |
| T352 |
52014 |
0 |
0 |
0 |
| T353 |
22149 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T14,T45,T46 |
| 1 | 0 | Covered | T14,T45,T46 |
| 1 | 1 | Covered | T118,T172,T322 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T14,T45,T46 |
| 1 | 0 | Covered | T118,T172,T322 |
| 1 | 1 | Covered | T14,T45,T46 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125579784 |
212 |
0 |
0 |
| T14 |
19730 |
1 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T46 |
0 |
1 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T57 |
84633 |
0 |
0 |
0 |
| T118 |
0 |
17 |
0 |
0 |
| T131 |
404653 |
0 |
0 |
0 |
| T151 |
25804 |
0 |
0 |
0 |
| T168 |
20199 |
0 |
0 |
0 |
| T172 |
0 |
2 |
0 |
0 |
| T189 |
51715 |
0 |
0 |
0 |
| T212 |
44125 |
0 |
0 |
0 |
| T309 |
59306 |
0 |
0 |
0 |
| T319 |
0 |
6 |
0 |
0 |
| T320 |
0 |
16 |
0 |
0 |
| T321 |
0 |
1 |
0 |
0 |
| T322 |
0 |
2 |
0 |
0 |
| T352 |
52014 |
0 |
0 |
0 |
| T353 |
22149 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1535615 |
212 |
0 |
0 |
| T14 |
384 |
1 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T46 |
0 |
1 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T57 |
1631 |
0 |
0 |
0 |
| T118 |
0 |
17 |
0 |
0 |
| T131 |
5377 |
0 |
0 |
0 |
| T151 |
447 |
0 |
0 |
0 |
| T168 |
464 |
0 |
0 |
0 |
| T172 |
0 |
2 |
0 |
0 |
| T189 |
695 |
0 |
0 |
0 |
| T212 |
668 |
0 |
0 |
0 |
| T309 |
765 |
0 |
0 |
0 |
| T319 |
0 |
6 |
0 |
0 |
| T320 |
0 |
16 |
0 |
0 |
| T321 |
0 |
1 |
0 |
0 |
| T322 |
0 |
2 |
0 |
0 |
| T352 |
749 |
0 |
0 |
0 |
| T353 |
350 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T118,T172,T322 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T322 |
| 1 | 1 | Covered | T118,T172,T173 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1535615 |
207 |
0 |
0 |
| T118 |
5868 |
12 |
0 |
0 |
| T172 |
930 |
2 |
0 |
0 |
| T173 |
3123 |
1 |
0 |
0 |
| T319 |
2941 |
4 |
0 |
0 |
| T320 |
2883 |
6 |
0 |
0 |
| T321 |
654 |
1 |
0 |
0 |
| T322 |
13540 |
2 |
0 |
0 |
| T350 |
647 |
1 |
0 |
0 |
| T351 |
5294 |
6 |
0 |
0 |
| T355 |
613 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125579784 |
207 |
0 |
0 |
| T118 |
655057 |
12 |
0 |
0 |
| T172 |
84318 |
2 |
0 |
0 |
| T173 |
347071 |
1 |
0 |
0 |
| T319 |
326776 |
4 |
0 |
0 |
| T320 |
318791 |
6 |
0 |
0 |
| T321 |
44966 |
1 |
0 |
0 |
| T322 |
159506 |
2 |
0 |
0 |
| T350 |
40505 |
1 |
0 |
0 |
| T351 |
607985 |
6 |
0 |
0 |
| T355 |
44293 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T118,T172,T322 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T322 |
| 1 | 1 | Covered | T118,T172,T173 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125579784 |
207 |
0 |
0 |
| T118 |
655057 |
12 |
0 |
0 |
| T172 |
84318 |
2 |
0 |
0 |
| T173 |
347071 |
1 |
0 |
0 |
| T319 |
326776 |
4 |
0 |
0 |
| T320 |
318791 |
6 |
0 |
0 |
| T321 |
44966 |
1 |
0 |
0 |
| T322 |
159506 |
2 |
0 |
0 |
| T350 |
40505 |
1 |
0 |
0 |
| T351 |
607985 |
6 |
0 |
0 |
| T355 |
44293 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1535615 |
207 |
0 |
0 |
| T118 |
5868 |
12 |
0 |
0 |
| T172 |
930 |
2 |
0 |
0 |
| T173 |
3123 |
1 |
0 |
0 |
| T319 |
2941 |
4 |
0 |
0 |
| T320 |
2883 |
6 |
0 |
0 |
| T321 |
654 |
1 |
0 |
0 |
| T322 |
13540 |
2 |
0 |
0 |
| T350 |
647 |
1 |
0 |
0 |
| T351 |
5294 |
6 |
0 |
0 |
| T355 |
613 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T118,T172,T173 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T118,T172,T173 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1535615 |
170 |
0 |
0 |
| T118 |
5868 |
9 |
0 |
0 |
| T172 |
930 |
2 |
0 |
0 |
| T173 |
3123 |
4 |
0 |
0 |
| T319 |
2941 |
1 |
0 |
0 |
| T320 |
2883 |
5 |
0 |
0 |
| T321 |
654 |
1 |
0 |
0 |
| T322 |
13540 |
2 |
0 |
0 |
| T350 |
647 |
1 |
0 |
0 |
| T351 |
5294 |
13 |
0 |
0 |
| T355 |
613 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125579784 |
170 |
0 |
0 |
| T118 |
655057 |
9 |
0 |
0 |
| T172 |
84318 |
2 |
0 |
0 |
| T173 |
347071 |
4 |
0 |
0 |
| T319 |
326776 |
1 |
0 |
0 |
| T320 |
318791 |
5 |
0 |
0 |
| T321 |
44966 |
1 |
0 |
0 |
| T322 |
159506 |
2 |
0 |
0 |
| T350 |
40505 |
1 |
0 |
0 |
| T351 |
607985 |
13 |
0 |
0 |
| T355 |
44293 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T118,T172,T173 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T118,T172,T173 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125579784 |
170 |
0 |
0 |
| T118 |
655057 |
9 |
0 |
0 |
| T172 |
84318 |
2 |
0 |
0 |
| T173 |
347071 |
4 |
0 |
0 |
| T319 |
326776 |
1 |
0 |
0 |
| T320 |
318791 |
5 |
0 |
0 |
| T321 |
44966 |
1 |
0 |
0 |
| T322 |
159506 |
2 |
0 |
0 |
| T350 |
40505 |
1 |
0 |
0 |
| T351 |
607985 |
13 |
0 |
0 |
| T355 |
44293 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1535615 |
170 |
0 |
0 |
| T118 |
5868 |
9 |
0 |
0 |
| T172 |
930 |
2 |
0 |
0 |
| T173 |
3123 |
4 |
0 |
0 |
| T319 |
2941 |
1 |
0 |
0 |
| T320 |
2883 |
5 |
0 |
0 |
| T321 |
654 |
1 |
0 |
0 |
| T322 |
13540 |
2 |
0 |
0 |
| T350 |
647 |
1 |
0 |
0 |
| T351 |
5294 |
13 |
0 |
0 |
| T355 |
613 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T118,T172,T173 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T118,T172,T173 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1535615 |
213 |
0 |
0 |
| T118 |
5868 |
12 |
0 |
0 |
| T172 |
930 |
2 |
0 |
0 |
| T173 |
3123 |
10 |
0 |
0 |
| T319 |
2941 |
8 |
0 |
0 |
| T320 |
2883 |
4 |
0 |
0 |
| T321 |
654 |
1 |
0 |
0 |
| T322 |
13540 |
2 |
0 |
0 |
| T350 |
647 |
1 |
0 |
0 |
| T351 |
5294 |
11 |
0 |
0 |
| T355 |
613 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125579784 |
213 |
0 |
0 |
| T118 |
655057 |
12 |
0 |
0 |
| T172 |
84318 |
2 |
0 |
0 |
| T173 |
347071 |
10 |
0 |
0 |
| T319 |
326776 |
8 |
0 |
0 |
| T320 |
318791 |
4 |
0 |
0 |
| T321 |
44966 |
1 |
0 |
0 |
| T322 |
159506 |
2 |
0 |
0 |
| T350 |
40505 |
1 |
0 |
0 |
| T351 |
607985 |
11 |
0 |
0 |
| T355 |
44293 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T118,T172,T173 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T118,T172,T173 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125579784 |
213 |
0 |
0 |
| T118 |
655057 |
12 |
0 |
0 |
| T172 |
84318 |
2 |
0 |
0 |
| T173 |
347071 |
10 |
0 |
0 |
| T319 |
326776 |
8 |
0 |
0 |
| T320 |
318791 |
4 |
0 |
0 |
| T321 |
44966 |
1 |
0 |
0 |
| T322 |
159506 |
2 |
0 |
0 |
| T350 |
40505 |
1 |
0 |
0 |
| T351 |
607985 |
11 |
0 |
0 |
| T355 |
44293 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1535615 |
213 |
0 |
0 |
| T118 |
5868 |
12 |
0 |
0 |
| T172 |
930 |
2 |
0 |
0 |
| T173 |
3123 |
10 |
0 |
0 |
| T319 |
2941 |
8 |
0 |
0 |
| T320 |
2883 |
4 |
0 |
0 |
| T321 |
654 |
1 |
0 |
0 |
| T322 |
13540 |
2 |
0 |
0 |
| T350 |
647 |
1 |
0 |
0 |
| T351 |
5294 |
11 |
0 |
0 |
| T355 |
613 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T48,T49,T118 |
| 1 | 0 | Covered | T48,T49,T118 |
| 1 | 1 | Covered | T118,T172,T173 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T48,T49,T118 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T48,T49,T118 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1535615 |
180 |
0 |
0 |
| T23 |
3614 |
0 |
0 |
0 |
| T48 |
585 |
1 |
0 |
0 |
| T49 |
0 |
1 |
0 |
0 |
| T118 |
0 |
9 |
0 |
0 |
| T172 |
0 |
2 |
0 |
0 |
| T173 |
0 |
4 |
0 |
0 |
| T263 |
549 |
0 |
0 |
0 |
| T319 |
0 |
8 |
0 |
0 |
| T320 |
0 |
6 |
0 |
0 |
| T321 |
0 |
1 |
0 |
0 |
| T322 |
0 |
2 |
0 |
0 |
| T350 |
0 |
1 |
0 |
0 |
| T356 |
331 |
0 |
0 |
0 |
| T357 |
1719 |
0 |
0 |
0 |
| T358 |
428 |
0 |
0 |
0 |
| T359 |
997 |
0 |
0 |
0 |
| T360 |
844 |
0 |
0 |
0 |
| T361 |
402 |
0 |
0 |
0 |
| T362 |
450 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125579784 |
180 |
0 |
0 |
| T23 |
403848 |
0 |
0 |
0 |
| T48 |
25446 |
1 |
0 |
0 |
| T49 |
0 |
1 |
0 |
0 |
| T118 |
0 |
9 |
0 |
0 |
| T172 |
0 |
2 |
0 |
0 |
| T173 |
0 |
4 |
0 |
0 |
| T263 |
39457 |
0 |
0 |
0 |
| T319 |
0 |
8 |
0 |
0 |
| T320 |
0 |
6 |
0 |
0 |
| T321 |
0 |
1 |
0 |
0 |
| T322 |
0 |
2 |
0 |
0 |
| T350 |
0 |
1 |
0 |
0 |
| T356 |
22703 |
0 |
0 |
0 |
| T357 |
129348 |
0 |
0 |
0 |
| T358 |
16147 |
0 |
0 |
0 |
| T359 |
88752 |
0 |
0 |
0 |
| T360 |
45157 |
0 |
0 |
0 |
| T361 |
22575 |
0 |
0 |
0 |
| T362 |
20052 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T48,T49,T118 |
| 1 | 0 | Covered | T48,T49,T118 |
| 1 | 1 | Covered | T118,T172,T173 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T48,T49,T118 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T48,T49,T118 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125579784 |
180 |
0 |
0 |
| T23 |
403848 |
0 |
0 |
0 |
| T48 |
25446 |
1 |
0 |
0 |
| T49 |
0 |
1 |
0 |
0 |
| T118 |
0 |
9 |
0 |
0 |
| T172 |
0 |
2 |
0 |
0 |
| T173 |
0 |
4 |
0 |
0 |
| T263 |
39457 |
0 |
0 |
0 |
| T319 |
0 |
8 |
0 |
0 |
| T320 |
0 |
6 |
0 |
0 |
| T321 |
0 |
1 |
0 |
0 |
| T322 |
0 |
2 |
0 |
0 |
| T350 |
0 |
1 |
0 |
0 |
| T356 |
22703 |
0 |
0 |
0 |
| T357 |
129348 |
0 |
0 |
0 |
| T358 |
16147 |
0 |
0 |
0 |
| T359 |
88752 |
0 |
0 |
0 |
| T360 |
45157 |
0 |
0 |
0 |
| T361 |
22575 |
0 |
0 |
0 |
| T362 |
20052 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1535615 |
180 |
0 |
0 |
| T23 |
3614 |
0 |
0 |
0 |
| T48 |
585 |
1 |
0 |
0 |
| T49 |
0 |
1 |
0 |
0 |
| T118 |
0 |
9 |
0 |
0 |
| T172 |
0 |
2 |
0 |
0 |
| T173 |
0 |
4 |
0 |
0 |
| T263 |
549 |
0 |
0 |
0 |
| T319 |
0 |
8 |
0 |
0 |
| T320 |
0 |
6 |
0 |
0 |
| T321 |
0 |
1 |
0 |
0 |
| T322 |
0 |
2 |
0 |
0 |
| T350 |
0 |
1 |
0 |
0 |
| T356 |
331 |
0 |
0 |
0 |
| T357 |
1719 |
0 |
0 |
0 |
| T358 |
428 |
0 |
0 |
0 |
| T359 |
997 |
0 |
0 |
0 |
| T360 |
844 |
0 |
0 |
0 |
| T361 |
402 |
0 |
0 |
0 |
| T362 |
450 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T17,T18 |
| 1 | 0 | Covered | T16,T17,T18 |
| 1 | 1 | Covered | T17,T18,T50 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T17,T18 |
| 1 | 0 | Covered | T17,T18,T50 |
| 1 | 1 | Covered | T16,T17,T18 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1535615 |
175 |
0 |
0 |
| T16 |
3586 |
1 |
0 |
0 |
| T17 |
0 |
2 |
0 |
0 |
| T18 |
0 |
2 |
0 |
0 |
| T50 |
0 |
2 |
0 |
0 |
| T96 |
0 |
1 |
0 |
0 |
| T97 |
0 |
1 |
0 |
0 |
| T98 |
0 |
1 |
0 |
0 |
| T99 |
1052 |
0 |
0 |
0 |
| T100 |
856 |
0 |
0 |
0 |
| T101 |
418 |
0 |
0 |
0 |
| T102 |
4423 |
0 |
0 |
0 |
| T103 |
521 |
0 |
0 |
0 |
| T104 |
715 |
0 |
0 |
0 |
| T105 |
431 |
0 |
0 |
0 |
| T106 |
362 |
0 |
0 |
0 |
| T107 |
523 |
0 |
0 |
0 |
| T118 |
0 |
12 |
0 |
0 |
| T348 |
0 |
1 |
0 |
0 |
| T349 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125579784 |
175 |
0 |
0 |
| T16 |
127573 |
1 |
0 |
0 |
| T17 |
0 |
2 |
0 |
0 |
| T18 |
0 |
2 |
0 |
0 |
| T50 |
0 |
2 |
0 |
0 |
| T96 |
0 |
1 |
0 |
0 |
| T97 |
0 |
1 |
0 |
0 |
| T98 |
0 |
1 |
0 |
0 |
| T99 |
71563 |
0 |
0 |
0 |
| T100 |
71418 |
0 |
0 |
0 |
| T101 |
21009 |
0 |
0 |
0 |
| T102 |
242882 |
0 |
0 |
0 |
| T103 |
44112 |
0 |
0 |
0 |
| T104 |
50069 |
0 |
0 |
0 |
| T105 |
19829 |
0 |
0 |
0 |
| T106 |
20479 |
0 |
0 |
0 |
| T107 |
37380 |
0 |
0 |
0 |
| T118 |
0 |
12 |
0 |
0 |
| T348 |
0 |
1 |
0 |
0 |
| T349 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T17,T18 |
| 1 | 0 | Covered | T16,T17,T18 |
| 1 | 1 | Covered | T17,T18,T50 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T16,T17,T18 |
| 1 | 0 | Covered | T17,T18,T50 |
| 1 | 1 | Covered | T16,T17,T18 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125579784 |
175 |
0 |
0 |
| T16 |
127573 |
1 |
0 |
0 |
| T17 |
0 |
2 |
0 |
0 |
| T18 |
0 |
2 |
0 |
0 |
| T50 |
0 |
2 |
0 |
0 |
| T96 |
0 |
1 |
0 |
0 |
| T97 |
0 |
1 |
0 |
0 |
| T98 |
0 |
1 |
0 |
0 |
| T99 |
71563 |
0 |
0 |
0 |
| T100 |
71418 |
0 |
0 |
0 |
| T101 |
21009 |
0 |
0 |
0 |
| T102 |
242882 |
0 |
0 |
0 |
| T103 |
44112 |
0 |
0 |
0 |
| T104 |
50069 |
0 |
0 |
0 |
| T105 |
19829 |
0 |
0 |
0 |
| T106 |
20479 |
0 |
0 |
0 |
| T107 |
37380 |
0 |
0 |
0 |
| T118 |
0 |
12 |
0 |
0 |
| T348 |
0 |
1 |
0 |
0 |
| T349 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1535615 |
175 |
0 |
0 |
| T16 |
3586 |
1 |
0 |
0 |
| T17 |
0 |
2 |
0 |
0 |
| T18 |
0 |
2 |
0 |
0 |
| T50 |
0 |
2 |
0 |
0 |
| T96 |
0 |
1 |
0 |
0 |
| T97 |
0 |
1 |
0 |
0 |
| T98 |
0 |
1 |
0 |
0 |
| T99 |
1052 |
0 |
0 |
0 |
| T100 |
856 |
0 |
0 |
0 |
| T101 |
418 |
0 |
0 |
0 |
| T102 |
4423 |
0 |
0 |
0 |
| T103 |
521 |
0 |
0 |
0 |
| T104 |
715 |
0 |
0 |
0 |
| T105 |
431 |
0 |
0 |
0 |
| T106 |
362 |
0 |
0 |
0 |
| T107 |
523 |
0 |
0 |
0 |
| T118 |
0 |
12 |
0 |
0 |
| T348 |
0 |
1 |
0 |
0 |
| T349 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T118,T172,T322 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T322 |
| 1 | 1 | Covered | T118,T172,T173 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1535615 |
171 |
0 |
0 |
| T118 |
5868 |
14 |
0 |
0 |
| T172 |
930 |
2 |
0 |
0 |
| T173 |
3123 |
1 |
0 |
0 |
| T319 |
2941 |
13 |
0 |
0 |
| T320 |
2883 |
5 |
0 |
0 |
| T321 |
654 |
1 |
0 |
0 |
| T322 |
13540 |
2 |
0 |
0 |
| T350 |
647 |
1 |
0 |
0 |
| T351 |
5294 |
13 |
0 |
0 |
| T355 |
613 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125579784 |
171 |
0 |
0 |
| T118 |
655057 |
14 |
0 |
0 |
| T172 |
84318 |
2 |
0 |
0 |
| T173 |
347071 |
1 |
0 |
0 |
| T319 |
326776 |
13 |
0 |
0 |
| T320 |
318791 |
5 |
0 |
0 |
| T321 |
44966 |
1 |
0 |
0 |
| T322 |
159506 |
2 |
0 |
0 |
| T350 |
40505 |
1 |
0 |
0 |
| T351 |
607985 |
13 |
0 |
0 |
| T355 |
44293 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T118,T172,T322 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T322 |
| 1 | 1 | Covered | T118,T172,T173 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125579784 |
171 |
0 |
0 |
| T118 |
655057 |
14 |
0 |
0 |
| T172 |
84318 |
2 |
0 |
0 |
| T173 |
347071 |
1 |
0 |
0 |
| T319 |
326776 |
13 |
0 |
0 |
| T320 |
318791 |
5 |
0 |
0 |
| T321 |
44966 |
1 |
0 |
0 |
| T322 |
159506 |
2 |
0 |
0 |
| T350 |
40505 |
1 |
0 |
0 |
| T351 |
607985 |
13 |
0 |
0 |
| T355 |
44293 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1535615 |
171 |
0 |
0 |
| T118 |
5868 |
14 |
0 |
0 |
| T172 |
930 |
2 |
0 |
0 |
| T173 |
3123 |
1 |
0 |
0 |
| T319 |
2941 |
13 |
0 |
0 |
| T320 |
2883 |
5 |
0 |
0 |
| T321 |
654 |
1 |
0 |
0 |
| T322 |
13540 |
2 |
0 |
0 |
| T350 |
647 |
1 |
0 |
0 |
| T351 |
5294 |
13 |
0 |
0 |
| T355 |
613 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T118,T172,T173 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T118,T172,T173 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1535615 |
205 |
0 |
0 |
| T118 |
5868 |
9 |
0 |
0 |
| T172 |
930 |
2 |
0 |
0 |
| T173 |
3123 |
7 |
0 |
0 |
| T319 |
2941 |
10 |
0 |
0 |
| T320 |
2883 |
8 |
0 |
0 |
| T321 |
654 |
1 |
0 |
0 |
| T322 |
13540 |
2 |
0 |
0 |
| T350 |
647 |
1 |
0 |
0 |
| T351 |
5294 |
10 |
0 |
0 |
| T355 |
613 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125579784 |
206 |
0 |
0 |
| T118 |
655057 |
9 |
0 |
0 |
| T172 |
84318 |
2 |
0 |
0 |
| T173 |
347071 |
7 |
0 |
0 |
| T319 |
326776 |
10 |
0 |
0 |
| T320 |
318791 |
8 |
0 |
0 |
| T321 |
44966 |
1 |
0 |
0 |
| T322 |
159506 |
2 |
0 |
0 |
| T350 |
40505 |
1 |
0 |
0 |
| T351 |
607985 |
10 |
0 |
0 |
| T355 |
44293 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T118,T172,T173 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T118,T172,T173 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125579784 |
206 |
0 |
0 |
| T118 |
655057 |
9 |
0 |
0 |
| T172 |
84318 |
2 |
0 |
0 |
| T173 |
347071 |
7 |
0 |
0 |
| T319 |
326776 |
10 |
0 |
0 |
| T320 |
318791 |
8 |
0 |
0 |
| T321 |
44966 |
1 |
0 |
0 |
| T322 |
159506 |
2 |
0 |
0 |
| T350 |
40505 |
1 |
0 |
0 |
| T351 |
607985 |
10 |
0 |
0 |
| T355 |
44293 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1535615 |
206 |
0 |
0 |
| T118 |
5868 |
9 |
0 |
0 |
| T172 |
930 |
2 |
0 |
0 |
| T173 |
3123 |
7 |
0 |
0 |
| T319 |
2941 |
10 |
0 |
0 |
| T320 |
2883 |
8 |
0 |
0 |
| T321 |
654 |
1 |
0 |
0 |
| T322 |
13540 |
2 |
0 |
0 |
| T350 |
647 |
1 |
0 |
0 |
| T351 |
5294 |
10 |
0 |
0 |
| T355 |
613 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T118,T172,T173 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T118,T172,T173 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1535615 |
209 |
0 |
0 |
| T118 |
5868 |
7 |
0 |
0 |
| T172 |
930 |
2 |
0 |
0 |
| T173 |
3123 |
10 |
0 |
0 |
| T319 |
2941 |
8 |
0 |
0 |
| T320 |
2883 |
2 |
0 |
0 |
| T321 |
654 |
1 |
0 |
0 |
| T322 |
13540 |
2 |
0 |
0 |
| T350 |
647 |
1 |
0 |
0 |
| T351 |
5294 |
9 |
0 |
0 |
| T355 |
613 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125579784 |
209 |
0 |
0 |
| T118 |
655057 |
7 |
0 |
0 |
| T172 |
84318 |
2 |
0 |
0 |
| T173 |
347071 |
10 |
0 |
0 |
| T319 |
326776 |
8 |
0 |
0 |
| T320 |
318791 |
2 |
0 |
0 |
| T321 |
44966 |
1 |
0 |
0 |
| T322 |
159506 |
2 |
0 |
0 |
| T350 |
40505 |
1 |
0 |
0 |
| T351 |
607985 |
9 |
0 |
0 |
| T355 |
44293 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T118,T172,T173 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T118,T172,T173 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T118,T172,T173 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125579784 |
209 |
0 |
0 |
| T118 |
655057 |
7 |
0 |
0 |
| T172 |
84318 |
2 |
0 |
0 |
| T173 |
347071 |
10 |
0 |
0 |
| T319 |
326776 |
8 |
0 |
0 |
| T320 |
318791 |
2 |
0 |
0 |
| T321 |
44966 |
1 |
0 |
0 |
| T322 |
159506 |
2 |
0 |
0 |
| T350 |
40505 |
1 |
0 |
0 |
| T351 |
607985 |
9 |
0 |
0 |
| T355 |
44293 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1535615 |
209 |
0 |
0 |
| T118 |
5868 |
7 |
0 |
0 |
| T172 |
930 |
2 |
0 |
0 |
| T173 |
3123 |
10 |
0 |
0 |
| T319 |
2941 |
8 |
0 |
0 |
| T320 |
2883 |
2 |
0 |
0 |
| T321 |
654 |
1 |
0 |
0 |
| T322 |
13540 |
2 |
0 |
0 |
| T350 |
647 |
1 |
0 |
0 |
| T351 |
5294 |
9 |
0 |
0 |
| T355 |
613 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T42,T43,T44 |
| 1 | 0 | Covered | T42,T43,T44 |
| 1 | 1 | Covered | T118,T172,T173 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T42,T43,T44 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T42,T43,T44 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1535615 |
218 |
0 |
0 |
| T20 |
4295 |
0 |
0 |
0 |
| T43 |
584 |
1 |
0 |
0 |
| T118 |
0 |
15 |
0 |
0 |
| T172 |
0 |
2 |
0 |
0 |
| T173 |
0 |
10 |
0 |
0 |
| T217 |
749 |
0 |
0 |
0 |
| T287 |
988 |
0 |
0 |
0 |
| T288 |
567 |
0 |
0 |
0 |
| T319 |
0 |
7 |
0 |
0 |
| T320 |
0 |
5 |
0 |
0 |
| T321 |
0 |
1 |
0 |
0 |
| T322 |
0 |
2 |
0 |
0 |
| T350 |
0 |
1 |
0 |
0 |
| T351 |
0 |
16 |
0 |
0 |
| T389 |
720 |
0 |
0 |
0 |
| T713 |
994 |
0 |
0 |
0 |
| T714 |
596 |
0 |
0 |
0 |
| T715 |
939 |
0 |
0 |
0 |
| T716 |
782 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125579784 |
220 |
0 |
0 |
| T7 |
26698 |
0 |
0 |
0 |
| T42 |
43544 |
1 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T44 |
0 |
1 |
0 |
0 |
| T45 |
21761 |
0 |
0 |
0 |
| T73 |
265498 |
0 |
0 |
0 |
| T96 |
137360 |
0 |
0 |
0 |
| T118 |
0 |
15 |
0 |
0 |
| T170 |
22641 |
0 |
0 |
0 |
| T172 |
0 |
2 |
0 |
0 |
| T173 |
0 |
10 |
0 |
0 |
| T319 |
0 |
7 |
0 |
0 |
| T320 |
0 |
5 |
0 |
0 |
| T321 |
0 |
1 |
0 |
0 |
| T322 |
0 |
2 |
0 |
0 |
| T367 |
361251 |
0 |
0 |
0 |
| T368 |
122269 |
0 |
0 |
0 |
| T369 |
14508 |
0 |
0 |
0 |
| T370 |
36010 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T42,T43,T44 |
| 1 | 0 | Covered | T43,T118,T172 |
| 1 | 1 | Covered | T118,T172,T173 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T42,T43,T44 |
| 1 | 0 | Covered | T118,T172,T173 |
| 1 | 1 | Covered | T42,T43,T44 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125579784 |
220 |
0 |
0 |
| T7 |
26698 |
0 |
0 |
0 |
| T42 |
43544 |
1 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T44 |
0 |
1 |
0 |
0 |
| T45 |
21761 |
0 |
0 |
0 |
| T73 |
265498 |
0 |
0 |
0 |
| T96 |
137360 |
0 |
0 |
0 |
| T118 |
0 |
15 |
0 |
0 |
| T170 |
22641 |
0 |
0 |
0 |
| T172 |
0 |
2 |
0 |
0 |
| T173 |
0 |
10 |
0 |
0 |
| T319 |
0 |
7 |
0 |
0 |
| T320 |
0 |
5 |
0 |
0 |
| T321 |
0 |
1 |
0 |
0 |
| T322 |
0 |
2 |
0 |
0 |
| T367 |
361251 |
0 |
0 |
0 |
| T368 |
122269 |
0 |
0 |
0 |
| T369 |
14508 |
0 |
0 |
0 |
| T370 |
36010 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1535615 |
220 |
0 |
0 |
| T7 |
441 |
0 |
0 |
0 |
| T42 |
599 |
1 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T44 |
0 |
1 |
0 |
0 |
| T45 |
469 |
0 |
0 |
0 |
| T73 |
2537 |
0 |
0 |
0 |
| T96 |
4327 |
0 |
0 |
0 |
| T118 |
0 |
15 |
0 |
0 |
| T170 |
384 |
0 |
0 |
0 |
| T172 |
0 |
2 |
0 |
0 |
| T173 |
0 |
10 |
0 |
0 |
| T319 |
0 |
7 |
0 |
0 |
| T320 |
0 |
5 |
0 |
0 |
| T321 |
0 |
1 |
0 |
0 |
| T322 |
0 |
2 |
0 |
0 |
| T367 |
3328 |
0 |
0 |
0 |
| T368 |
1233 |
0 |
0 |
0 |
| T369 |
389 |
0 |
0 |
0 |
| T370 |
941 |
0 |
0 |
0 |