Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T51,T347,T167 |
1 | 0 | Covered | T51,T347,T167 |
1 | 1 | Covered | T167,T168,T169 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T51,T347,T167 |
1 | 0 | Covered | T167,T168,T169 |
1 | 1 | Covered | T51,T347,T167 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1541566 |
206 |
0 |
0 |
T51 |
3823 |
1 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
T168 |
0 |
2 |
0 |
0 |
T169 |
0 |
8 |
0 |
0 |
T303 |
742 |
0 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
515 |
0 |
0 |
0 |
T350 |
0 |
1 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T374 |
0 |
9 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T381 |
1577 |
0 |
0 |
0 |
T382 |
1171 |
0 |
0 |
0 |
T383 |
555 |
0 |
0 |
0 |
T384 |
1390 |
0 |
0 |
0 |
T385 |
396 |
0 |
0 |
0 |
T386 |
632 |
0 |
0 |
0 |
T387 |
361 |
0 |
0 |
0 |
T397 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121500719 |
206 |
0 |
0 |
T51 |
426138 |
1 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
T168 |
0 |
2 |
0 |
0 |
T169 |
0 |
8 |
0 |
0 |
T303 |
63454 |
0 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
43970 |
0 |
0 |
0 |
T350 |
0 |
1 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T374 |
0 |
9 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T381 |
162098 |
0 |
0 |
0 |
T382 |
36121 |
0 |
0 |
0 |
T383 |
43274 |
0 |
0 |
0 |
T384 |
84158 |
0 |
0 |
0 |
T385 |
16554 |
0 |
0 |
0 |
T386 |
48523 |
0 |
0 |
0 |
T387 |
25641 |
0 |
0 |
0 |
T397 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T51,T347,T167 |
1 | 0 | Covered | T51,T347,T167 |
1 | 1 | Covered | T167,T168,T169 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T51,T347,T167 |
1 | 0 | Covered | T167,T168,T169 |
1 | 1 | Covered | T51,T347,T167 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121500719 |
206 |
0 |
0 |
T51 |
426138 |
1 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
T168 |
0 |
2 |
0 |
0 |
T169 |
0 |
8 |
0 |
0 |
T303 |
63454 |
0 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
43970 |
0 |
0 |
0 |
T350 |
0 |
1 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T374 |
0 |
9 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T381 |
162098 |
0 |
0 |
0 |
T382 |
36121 |
0 |
0 |
0 |
T383 |
43274 |
0 |
0 |
0 |
T384 |
84158 |
0 |
0 |
0 |
T385 |
16554 |
0 |
0 |
0 |
T386 |
48523 |
0 |
0 |
0 |
T387 |
25641 |
0 |
0 |
0 |
T397 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1541566 |
206 |
0 |
0 |
T51 |
3823 |
1 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
T168 |
0 |
2 |
0 |
0 |
T169 |
0 |
8 |
0 |
0 |
T303 |
742 |
0 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
515 |
0 |
0 |
0 |
T350 |
0 |
1 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T374 |
0 |
9 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T381 |
1577 |
0 |
0 |
0 |
T382 |
1171 |
0 |
0 |
0 |
T383 |
555 |
0 |
0 |
0 |
T384 |
1390 |
0 |
0 |
0 |
T385 |
396 |
0 |
0 |
0 |
T386 |
632 |
0 |
0 |
0 |
T387 |
361 |
0 |
0 |
0 |
T397 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T51,T347,T167 |
1 | 0 | Covered | T51,T347,T167 |
1 | 1 | Covered | T167,T168,T169 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T51,T347,T167 |
1 | 0 | Covered | T167,T168,T169 |
1 | 1 | Covered | T51,T347,T167 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1541566 |
224 |
0 |
0 |
T51 |
3823 |
1 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
T168 |
0 |
2 |
0 |
0 |
T169 |
0 |
10 |
0 |
0 |
T303 |
742 |
0 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
515 |
0 |
0 |
0 |
T350 |
0 |
1 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T374 |
0 |
5 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T381 |
1577 |
0 |
0 |
0 |
T382 |
1171 |
0 |
0 |
0 |
T383 |
555 |
0 |
0 |
0 |
T384 |
1390 |
0 |
0 |
0 |
T385 |
396 |
0 |
0 |
0 |
T386 |
632 |
0 |
0 |
0 |
T387 |
361 |
0 |
0 |
0 |
T397 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121500719 |
224 |
0 |
0 |
T51 |
426138 |
1 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
T168 |
0 |
2 |
0 |
0 |
T169 |
0 |
10 |
0 |
0 |
T303 |
63454 |
0 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
43970 |
0 |
0 |
0 |
T350 |
0 |
1 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T374 |
0 |
5 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T381 |
162098 |
0 |
0 |
0 |
T382 |
36121 |
0 |
0 |
0 |
T383 |
43274 |
0 |
0 |
0 |
T384 |
84158 |
0 |
0 |
0 |
T385 |
16554 |
0 |
0 |
0 |
T386 |
48523 |
0 |
0 |
0 |
T387 |
25641 |
0 |
0 |
0 |
T397 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T51,T347,T167 |
1 | 0 | Covered | T51,T347,T167 |
1 | 1 | Covered | T167,T168,T169 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T51,T347,T167 |
1 | 0 | Covered | T167,T168,T169 |
1 | 1 | Covered | T51,T347,T167 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121500719 |
224 |
0 |
0 |
T51 |
426138 |
1 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
T168 |
0 |
2 |
0 |
0 |
T169 |
0 |
10 |
0 |
0 |
T303 |
63454 |
0 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
43970 |
0 |
0 |
0 |
T350 |
0 |
1 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T374 |
0 |
5 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T381 |
162098 |
0 |
0 |
0 |
T382 |
36121 |
0 |
0 |
0 |
T383 |
43274 |
0 |
0 |
0 |
T384 |
84158 |
0 |
0 |
0 |
T385 |
16554 |
0 |
0 |
0 |
T386 |
48523 |
0 |
0 |
0 |
T387 |
25641 |
0 |
0 |
0 |
T397 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1541566 |
224 |
0 |
0 |
T51 |
3823 |
1 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
T168 |
0 |
2 |
0 |
0 |
T169 |
0 |
10 |
0 |
0 |
T303 |
742 |
0 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
515 |
0 |
0 |
0 |
T350 |
0 |
1 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T374 |
0 |
5 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T381 |
1577 |
0 |
0 |
0 |
T382 |
1171 |
0 |
0 |
0 |
T383 |
555 |
0 |
0 |
0 |
T384 |
1390 |
0 |
0 |
0 |
T385 |
396 |
0 |
0 |
0 |
T386 |
632 |
0 |
0 |
0 |
T387 |
361 |
0 |
0 |
0 |
T397 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T51,T347,T167 |
1 | 0 | Covered | T51,T347,T167 |
1 | 1 | Covered | T167,T168,T169 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T51,T347,T167 |
1 | 0 | Covered | T167,T168,T169 |
1 | 1 | Covered | T51,T347,T167 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1541566 |
202 |
0 |
0 |
T51 |
3823 |
1 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
T168 |
0 |
2 |
0 |
0 |
T169 |
0 |
3 |
0 |
0 |
T303 |
742 |
0 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
515 |
0 |
0 |
0 |
T350 |
0 |
1 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T374 |
0 |
8 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T381 |
1577 |
0 |
0 |
0 |
T382 |
1171 |
0 |
0 |
0 |
T383 |
555 |
0 |
0 |
0 |
T384 |
1390 |
0 |
0 |
0 |
T385 |
396 |
0 |
0 |
0 |
T386 |
632 |
0 |
0 |
0 |
T387 |
361 |
0 |
0 |
0 |
T397 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121500719 |
202 |
0 |
0 |
T51 |
426138 |
1 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
T168 |
0 |
2 |
0 |
0 |
T169 |
0 |
3 |
0 |
0 |
T303 |
63454 |
0 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
43970 |
0 |
0 |
0 |
T350 |
0 |
1 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T374 |
0 |
8 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T381 |
162098 |
0 |
0 |
0 |
T382 |
36121 |
0 |
0 |
0 |
T383 |
43274 |
0 |
0 |
0 |
T384 |
84158 |
0 |
0 |
0 |
T385 |
16554 |
0 |
0 |
0 |
T386 |
48523 |
0 |
0 |
0 |
T387 |
25641 |
0 |
0 |
0 |
T397 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T51,T347,T167 |
1 | 0 | Covered | T51,T347,T167 |
1 | 1 | Covered | T167,T168,T169 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T51,T347,T167 |
1 | 0 | Covered | T167,T168,T169 |
1 | 1 | Covered | T51,T347,T167 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121500719 |
202 |
0 |
0 |
T51 |
426138 |
1 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
T168 |
0 |
2 |
0 |
0 |
T169 |
0 |
3 |
0 |
0 |
T303 |
63454 |
0 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
43970 |
0 |
0 |
0 |
T350 |
0 |
1 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T374 |
0 |
8 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T381 |
162098 |
0 |
0 |
0 |
T382 |
36121 |
0 |
0 |
0 |
T383 |
43274 |
0 |
0 |
0 |
T384 |
84158 |
0 |
0 |
0 |
T385 |
16554 |
0 |
0 |
0 |
T386 |
48523 |
0 |
0 |
0 |
T387 |
25641 |
0 |
0 |
0 |
T397 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1541566 |
202 |
0 |
0 |
T51 |
3823 |
1 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
T168 |
0 |
2 |
0 |
0 |
T169 |
0 |
3 |
0 |
0 |
T303 |
742 |
0 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
515 |
0 |
0 |
0 |
T350 |
0 |
1 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T374 |
0 |
8 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T381 |
1577 |
0 |
0 |
0 |
T382 |
1171 |
0 |
0 |
0 |
T383 |
555 |
0 |
0 |
0 |
T384 |
1390 |
0 |
0 |
0 |
T385 |
396 |
0 |
0 |
0 |
T386 |
632 |
0 |
0 |
0 |
T387 |
361 |
0 |
0 |
0 |
T397 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T51,T347,T167 |
1 | 0 | Covered | T51,T347,T167 |
1 | 1 | Covered | T167,T168,T169 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T51,T347,T167 |
1 | 0 | Covered | T167,T168,T169 |
1 | 1 | Covered | T51,T347,T167 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1541566 |
225 |
0 |
0 |
T51 |
3823 |
1 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
T168 |
0 |
2 |
0 |
0 |
T169 |
0 |
21 |
0 |
0 |
T303 |
742 |
0 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
515 |
0 |
0 |
0 |
T350 |
0 |
1 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T374 |
0 |
9 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T381 |
1577 |
0 |
0 |
0 |
T382 |
1171 |
0 |
0 |
0 |
T383 |
555 |
0 |
0 |
0 |
T384 |
1390 |
0 |
0 |
0 |
T385 |
396 |
0 |
0 |
0 |
T386 |
632 |
0 |
0 |
0 |
T387 |
361 |
0 |
0 |
0 |
T397 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121500719 |
225 |
0 |
0 |
T51 |
426138 |
1 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
T168 |
0 |
2 |
0 |
0 |
T169 |
0 |
21 |
0 |
0 |
T303 |
63454 |
0 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
43970 |
0 |
0 |
0 |
T350 |
0 |
1 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T374 |
0 |
9 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T381 |
162098 |
0 |
0 |
0 |
T382 |
36121 |
0 |
0 |
0 |
T383 |
43274 |
0 |
0 |
0 |
T384 |
84158 |
0 |
0 |
0 |
T385 |
16554 |
0 |
0 |
0 |
T386 |
48523 |
0 |
0 |
0 |
T387 |
25641 |
0 |
0 |
0 |
T397 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T51,T347,T167 |
1 | 0 | Covered | T51,T347,T167 |
1 | 1 | Covered | T167,T168,T169 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T51,T347,T167 |
1 | 0 | Covered | T167,T168,T169 |
1 | 1 | Covered | T51,T347,T167 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121500719 |
225 |
0 |
0 |
T51 |
426138 |
1 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
T168 |
0 |
2 |
0 |
0 |
T169 |
0 |
21 |
0 |
0 |
T303 |
63454 |
0 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
43970 |
0 |
0 |
0 |
T350 |
0 |
1 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T374 |
0 |
9 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T381 |
162098 |
0 |
0 |
0 |
T382 |
36121 |
0 |
0 |
0 |
T383 |
43274 |
0 |
0 |
0 |
T384 |
84158 |
0 |
0 |
0 |
T385 |
16554 |
0 |
0 |
0 |
T386 |
48523 |
0 |
0 |
0 |
T387 |
25641 |
0 |
0 |
0 |
T397 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1541566 |
225 |
0 |
0 |
T51 |
3823 |
1 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
T168 |
0 |
2 |
0 |
0 |
T169 |
0 |
21 |
0 |
0 |
T303 |
742 |
0 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
515 |
0 |
0 |
0 |
T350 |
0 |
1 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T374 |
0 |
9 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T381 |
1577 |
0 |
0 |
0 |
T382 |
1171 |
0 |
0 |
0 |
T383 |
555 |
0 |
0 |
0 |
T384 |
1390 |
0 |
0 |
0 |
T385 |
396 |
0 |
0 |
0 |
T386 |
632 |
0 |
0 |
0 |
T387 |
361 |
0 |
0 |
0 |
T397 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T51,T347,T167 |
1 | 0 | Covered | T51,T347,T167 |
1 | 1 | Covered | T167,T168,T169 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T51,T347,T167 |
1 | 0 | Covered | T167,T168,T169 |
1 | 1 | Covered | T51,T347,T167 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1541566 |
207 |
0 |
0 |
T51 |
3823 |
1 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
T168 |
0 |
2 |
0 |
0 |
T169 |
0 |
11 |
0 |
0 |
T303 |
742 |
0 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
515 |
0 |
0 |
0 |
T350 |
0 |
1 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T374 |
0 |
9 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T381 |
1577 |
0 |
0 |
0 |
T382 |
1171 |
0 |
0 |
0 |
T383 |
555 |
0 |
0 |
0 |
T384 |
1390 |
0 |
0 |
0 |
T385 |
396 |
0 |
0 |
0 |
T386 |
632 |
0 |
0 |
0 |
T387 |
361 |
0 |
0 |
0 |
T397 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121500719 |
207 |
0 |
0 |
T51 |
426138 |
1 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
T168 |
0 |
2 |
0 |
0 |
T169 |
0 |
11 |
0 |
0 |
T303 |
63454 |
0 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
43970 |
0 |
0 |
0 |
T350 |
0 |
1 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T374 |
0 |
9 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T381 |
162098 |
0 |
0 |
0 |
T382 |
36121 |
0 |
0 |
0 |
T383 |
43274 |
0 |
0 |
0 |
T384 |
84158 |
0 |
0 |
0 |
T385 |
16554 |
0 |
0 |
0 |
T386 |
48523 |
0 |
0 |
0 |
T387 |
25641 |
0 |
0 |
0 |
T397 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T51,T347,T167 |
1 | 0 | Covered | T51,T347,T167 |
1 | 1 | Covered | T167,T168,T169 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T51,T347,T167 |
1 | 0 | Covered | T167,T168,T169 |
1 | 1 | Covered | T51,T347,T167 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121500719 |
207 |
0 |
0 |
T51 |
426138 |
1 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
T168 |
0 |
2 |
0 |
0 |
T169 |
0 |
11 |
0 |
0 |
T303 |
63454 |
0 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
43970 |
0 |
0 |
0 |
T350 |
0 |
1 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T374 |
0 |
9 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T381 |
162098 |
0 |
0 |
0 |
T382 |
36121 |
0 |
0 |
0 |
T383 |
43274 |
0 |
0 |
0 |
T384 |
84158 |
0 |
0 |
0 |
T385 |
16554 |
0 |
0 |
0 |
T386 |
48523 |
0 |
0 |
0 |
T387 |
25641 |
0 |
0 |
0 |
T397 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1541566 |
207 |
0 |
0 |
T51 |
3823 |
1 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
T168 |
0 |
2 |
0 |
0 |
T169 |
0 |
11 |
0 |
0 |
T303 |
742 |
0 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
515 |
0 |
0 |
0 |
T350 |
0 |
1 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T374 |
0 |
9 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T381 |
1577 |
0 |
0 |
0 |
T382 |
1171 |
0 |
0 |
0 |
T383 |
555 |
0 |
0 |
0 |
T384 |
1390 |
0 |
0 |
0 |
T385 |
396 |
0 |
0 |
0 |
T386 |
632 |
0 |
0 |
0 |
T387 |
361 |
0 |
0 |
0 |
T397 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T51,T347,T167 |
1 | 0 | Covered | T51,T347,T167 |
1 | 1 | Covered | T167,T168,T169 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T51,T347,T167 |
1 | 0 | Covered | T167,T168,T169 |
1 | 1 | Covered | T51,T347,T167 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1541566 |
222 |
0 |
0 |
T51 |
3823 |
1 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
T168 |
0 |
2 |
0 |
0 |
T169 |
0 |
13 |
0 |
0 |
T303 |
742 |
0 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
515 |
0 |
0 |
0 |
T350 |
0 |
1 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T374 |
0 |
8 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T381 |
1577 |
0 |
0 |
0 |
T382 |
1171 |
0 |
0 |
0 |
T383 |
555 |
0 |
0 |
0 |
T384 |
1390 |
0 |
0 |
0 |
T385 |
396 |
0 |
0 |
0 |
T386 |
632 |
0 |
0 |
0 |
T387 |
361 |
0 |
0 |
0 |
T397 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121500719 |
222 |
0 |
0 |
T51 |
426138 |
1 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
T168 |
0 |
2 |
0 |
0 |
T169 |
0 |
13 |
0 |
0 |
T303 |
63454 |
0 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
43970 |
0 |
0 |
0 |
T350 |
0 |
1 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T374 |
0 |
8 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T381 |
162098 |
0 |
0 |
0 |
T382 |
36121 |
0 |
0 |
0 |
T383 |
43274 |
0 |
0 |
0 |
T384 |
84158 |
0 |
0 |
0 |
T385 |
16554 |
0 |
0 |
0 |
T386 |
48523 |
0 |
0 |
0 |
T387 |
25641 |
0 |
0 |
0 |
T397 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T51,T347,T167 |
1 | 0 | Covered | T51,T347,T167 |
1 | 1 | Covered | T167,T168,T169 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T51,T347,T167 |
1 | 0 | Covered | T167,T168,T169 |
1 | 1 | Covered | T51,T347,T167 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121500719 |
222 |
0 |
0 |
T51 |
426138 |
1 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
T168 |
0 |
2 |
0 |
0 |
T169 |
0 |
13 |
0 |
0 |
T303 |
63454 |
0 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
43970 |
0 |
0 |
0 |
T350 |
0 |
1 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T374 |
0 |
8 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T381 |
162098 |
0 |
0 |
0 |
T382 |
36121 |
0 |
0 |
0 |
T383 |
43274 |
0 |
0 |
0 |
T384 |
84158 |
0 |
0 |
0 |
T385 |
16554 |
0 |
0 |
0 |
T386 |
48523 |
0 |
0 |
0 |
T387 |
25641 |
0 |
0 |
0 |
T397 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1541566 |
222 |
0 |
0 |
T51 |
3823 |
1 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
T168 |
0 |
2 |
0 |
0 |
T169 |
0 |
13 |
0 |
0 |
T303 |
742 |
0 |
0 |
0 |
T348 |
0 |
1 |
0 |
0 |
T349 |
515 |
0 |
0 |
0 |
T350 |
0 |
1 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T374 |
0 |
8 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T381 |
1577 |
0 |
0 |
0 |
T382 |
1171 |
0 |
0 |
0 |
T383 |
555 |
0 |
0 |
0 |
T384 |
1390 |
0 |
0 |
0 |
T385 |
396 |
0 |
0 |
0 |
T386 |
632 |
0 |
0 |
0 |
T387 |
361 |
0 |
0 |
0 |
T397 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T16,T19,T46 |
1 | 0 | Covered | T16,T19,T46 |
1 | 1 | Covered | T16,T19,T46 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T16,T19,T46 |
1 | 0 | Covered | T16,T19,T46 |
1 | 1 | Covered | T16,T19,T46 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1541566 |
253 |
0 |
0 |
T16 |
1382 |
2 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T44 |
1650 |
0 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T50 |
0 |
4 |
0 |
0 |
T54 |
0 |
6 |
0 |
0 |
T55 |
0 |
5 |
0 |
0 |
T58 |
0 |
4 |
0 |
0 |
T67 |
833 |
0 |
0 |
0 |
T68 |
752 |
0 |
0 |
0 |
T104 |
0 |
2 |
0 |
0 |
T105 |
0 |
2 |
0 |
0 |
T106 |
0 |
2 |
0 |
0 |
T107 |
50954 |
0 |
0 |
0 |
T108 |
541 |
0 |
0 |
0 |
T109 |
707 |
0 |
0 |
0 |
T110 |
534 |
0 |
0 |
0 |
T111 |
744 |
0 |
0 |
0 |
T112 |
4389 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
121500719 |
256 |
0 |
0 |
T16 |
49927 |
2 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T44 |
166989 |
0 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T50 |
0 |
4 |
0 |
0 |
T54 |
0 |
7 |
0 |
0 |
T55 |
0 |
6 |
0 |
0 |
T58 |
0 |
4 |
0 |
0 |
T67 |
55206 |
0 |
0 |
0 |
T68 |
60328 |
0 |
0 |
0 |
T104 |
0 |
2 |
0 |
0 |
T105 |
0 |
2 |
0 |
0 |
T106 |
0 |
2 |
0 |
0 |
T107 |
124989 |
0 |
0 |
0 |
T108 |
42647 |
0 |
0 |
0 |
T109 |
57592 |
0 |
0 |
0 |
T110 |
36955 |
0 |
0 |
0 |
T111 |
55936 |
0 |
0 |
0 |
T112 |
508996 |
0 |
0 |
0 |