Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=10,ResetVal=0,BitMask=769,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=1,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T47,T48,T49 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T16,T47,T19 |
1 | 1 | Covered | T16,T47,T19 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T16,T19,T46 |
1 | 0 | Covered | T16,T47,T19 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T16,T47,T19 |
1 | 1 | Covered | T16,T47,T19 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T16,T19,T46 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T54,T55,T52 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T16,T19,T46 |
1 | 1 | Covered | T16,T19,T46 |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T16,T19,T46 |
1 | - | Covered | T16,T19,T46 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T16,T19,T46 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T16,T19,T46 |
1 | 1 | Covered | T16,T19,T46 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T16,T19,T46 |
0 |
0 |
1 |
Covered |
T16,T19,T46 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T16,T19,T46 |
0 |
0 |
1 |
Covered |
T16,T19,T46 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2078125 |
0 |
0 |
T16 |
49927 |
659 |
0 |
0 |
T19 |
0 |
1652 |
0 |
0 |
T44 |
166989 |
0 |
0 |
0 |
T46 |
0 |
842 |
0 |
0 |
T50 |
0 |
1274 |
0 |
0 |
T51 |
426138 |
591 |
0 |
0 |
T54 |
42359 |
3198 |
0 |
0 |
T55 |
0 |
2463 |
0 |
0 |
T56 |
0 |
454 |
0 |
0 |
T57 |
0 |
477 |
0 |
0 |
T58 |
0 |
1313 |
0 |
0 |
T67 |
55206 |
0 |
0 |
0 |
T68 |
60328 |
0 |
0 |
0 |
T104 |
0 |
898 |
0 |
0 |
T105 |
0 |
928 |
0 |
0 |
T106 |
0 |
658 |
0 |
0 |
T107 |
124989 |
0 |
0 |
0 |
T108 |
42647 |
0 |
0 |
0 |
T109 |
57592 |
0 |
0 |
0 |
T110 |
36955 |
0 |
0 |
0 |
T111 |
55936 |
0 |
0 |
0 |
T112 |
508996 |
0 |
0 |
0 |
T126 |
9829 |
0 |
0 |
0 |
T167 |
0 |
1167 |
0 |
0 |
T168 |
0 |
1208 |
0 |
0 |
T169 |
0 |
6908 |
0 |
0 |
T201 |
36140 |
0 |
0 |
0 |
T215 |
102034 |
0 |
0 |
0 |
T233 |
20411 |
0 |
0 |
0 |
T348 |
0 |
826 |
0 |
0 |
T350 |
0 |
919 |
0 |
0 |
T369 |
0 |
287 |
0 |
0 |
T374 |
0 |
4823 |
0 |
0 |
T375 |
0 |
866 |
0 |
0 |
T376 |
132333 |
0 |
0 |
0 |
T377 |
27668 |
0 |
0 |
0 |
T378 |
47280 |
0 |
0 |
0 |
T379 |
35098 |
0 |
0 |
0 |
T380 |
53080 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
38539150 |
33609525 |
0 |
0 |
T1 |
13650 |
9600 |
0 |
0 |
T2 |
8625 |
4525 |
0 |
0 |
T3 |
9300 |
5200 |
0 |
0 |
T32 |
22650 |
18575 |
0 |
0 |
T43 |
40550 |
36450 |
0 |
0 |
T59 |
11700 |
7650 |
0 |
0 |
T60 |
17700 |
13650 |
0 |
0 |
T86 |
19200 |
15150 |
0 |
0 |
T87 |
9000 |
4900 |
0 |
0 |
T88 |
9125 |
5100 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
5178 |
0 |
0 |
T16 |
49927 |
2 |
0 |
0 |
T19 |
0 |
4 |
0 |
0 |
T44 |
166989 |
0 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T50 |
0 |
4 |
0 |
0 |
T51 |
426138 |
2 |
0 |
0 |
T54 |
42359 |
7 |
0 |
0 |
T55 |
0 |
6 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T58 |
0 |
4 |
0 |
0 |
T67 |
55206 |
0 |
0 |
0 |
T68 |
60328 |
0 |
0 |
0 |
T104 |
0 |
2 |
0 |
0 |
T105 |
0 |
2 |
0 |
0 |
T106 |
0 |
2 |
0 |
0 |
T107 |
124989 |
0 |
0 |
0 |
T108 |
42647 |
0 |
0 |
0 |
T109 |
57592 |
0 |
0 |
0 |
T110 |
36955 |
0 |
0 |
0 |
T111 |
55936 |
0 |
0 |
0 |
T112 |
508996 |
0 |
0 |
0 |
T126 |
9829 |
0 |
0 |
0 |
T167 |
0 |
4 |
0 |
0 |
T168 |
0 |
4 |
0 |
0 |
T169 |
0 |
18 |
0 |
0 |
T201 |
36140 |
0 |
0 |
0 |
T215 |
102034 |
0 |
0 |
0 |
T233 |
20411 |
0 |
0 |
0 |
T348 |
0 |
2 |
0 |
0 |
T350 |
0 |
2 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T374 |
0 |
13 |
0 |
0 |
T375 |
0 |
2 |
0 |
0 |
T376 |
132333 |
0 |
0 |
0 |
T377 |
27668 |
0 |
0 |
0 |
T378 |
47280 |
0 |
0 |
0 |
T379 |
35098 |
0 |
0 |
0 |
T380 |
53080 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
1060500 |
1044875 |
0 |
0 |
T2 |
446450 |
431075 |
0 |
0 |
T3 |
413400 |
401600 |
0 |
0 |
T32 |
1304225 |
1294950 |
0 |
0 |
T43 |
4051250 |
4041875 |
0 |
0 |
T59 |
748250 |
735300 |
0 |
0 |
T60 |
1536950 |
1521800 |
0 |
0 |
T86 |
1645075 |
1632450 |
0 |
0 |
T87 |
642625 |
617225 |
0 |
0 |
T88 |
577125 |
561050 |
0 |
0 |