| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 75.00 | 75.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 75.00 | 75.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 90.79 | 96.47 | 89.29 | 100.00 | 100.00 | 68.18 | u_rv_core_ibex![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 92.84 | 98.99 | 88.76 | 98.76 | 85.70 | 92.00 | u_pinmux_aon![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 91.26 | 99.64 | 66.67 | 100.00 | 100.00 | 90.00 | u_rv_plic |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 90.79 | 96.47 | 89.29 | 100.00 | 100.00 | 68.18 | u_rv_core_ibex![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 90.79 | 96.47 | 89.29 | 100.00 | 100.00 | 68.18 | u_rv_core_ibex![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| 100.00 | 100.00 |
| SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT | NAME |
| 90.79 | 96.47 | 89.29 | 100.00 | 100.00 | 68.18 | u_rv_core_ibex![]() |
| NAME | SCORE | LINE | COND | TOGGLE | FSM | BRANCH | ASSERT |
| no children | |||||||
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 12 | 12 | 100.00 |
| Total Bits | 24 | 24 | 100.00 |
| Total Bits 0->1 | 12 | 12 | 100.00 |
| Total Bits 1->0 | 12 | 12 | 100.00 |
| Ports | 12 | 12 | 100.00 |
| Port Bits | 24 | 24 | 100.00 |
| Port Bits 0->1 | 12 | 12 | 100.00 |
| Port Bits 1->0 | 12 | 12 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T2,T3,T4 | Yes | T1,T2,T3 | INPUT |
| alert_test_i | Yes | Yes | T236,T237,T214 | Yes | T236,T237,T214 | INPUT |
| alert_req_i | Yes | Yes | T131,T144,T139 | Yes | T131,T144,T139 | INPUT |
| alert_ack_o | Yes | Yes | T131,T144,T139 | Yes | T131,T144,T139 | OUTPUT |
| alert_state_o | Yes | Yes | T131,T144,T139 | Yes | T131,T144,T139 | OUTPUT |
| alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| alert_rx_i.ack_p | Yes | Yes | T144,T81,T236 | Yes | T144,T81,T236 | INPUT |
| alert_rx_i.ping_n | Yes | Yes | T181,T114,T82 | Yes | T181,T114,T82 | INPUT |
| alert_rx_i.ping_p | Yes | Yes | T181,T114,T82 | Yes | T181,T114,T82 | INPUT |
| alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
| alert_tx_o.alert_p | Yes | Yes | T144,T81,T236 | Yes | T144,T81,T236 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 12 | 9 | 75.00 |
| Total Bits | 24 | 18 | 75.00 |
| Total Bits 0->1 | 12 | 9 | 75.00 |
| Total Bits 1->0 | 12 | 9 | 75.00 |
| Ports | 12 | 9 | 75.00 |
| Port Bits | 24 | 18 | 75.00 |
| Port Bits 0->1 | 12 | 9 | 75.00 |
| Port Bits 1->0 | 12 | 9 | 75.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T2,T3,T4 | Yes | T1,T2,T3 | INPUT |
| alert_test_i | Yes | Yes | T53,T48,T54 | Yes | T53,T48,T54 | INPUT |
| alert_req_i | No | No | No | INPUT | ||
| alert_ack_o | No | No | No | OUTPUT | ||
| alert_state_o | No | No | No | OUTPUT | ||
| alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| alert_rx_i.ack_p | Yes | Yes | T181,T82,T83 | Yes | T181,T82,T83 | INPUT |
| alert_rx_i.ping_n | Yes | Yes | T181,T82,T83 | Yes | T181,T82,T83 | INPUT |
| alert_rx_i.ping_p | Yes | Yes | T181,T82,T83 | Yes | T181,T82,T83 | INPUT |
| alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
| alert_tx_o.alert_p | Yes | Yes | T181,T82,T83 | Yes | T181,T82,T83 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 12 | 12 | 100.00 |
| Total Bits | 24 | 24 | 100.00 |
| Total Bits 0->1 | 12 | 12 | 100.00 |
| Total Bits 1->0 | 12 | 12 | 100.00 |
| Ports | 12 | 12 | 100.00 |
| Port Bits | 24 | 24 | 100.00 |
| Port Bits 0->1 | 12 | 12 | 100.00 |
| Port Bits 1->0 | 12 | 12 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T2,T3,T4 | Yes | T1,T2,T3 | INPUT |
| alert_test_i | Yes | Yes | T53,T54,T55 | Yes | T53,T54,T55 | INPUT |
| alert_req_i | Yes | Yes | T87,T88,T89 | Yes | T81,T87,T88 | INPUT |
| alert_ack_o | Yes | Yes | T81,T87,T88 | Yes | T81,T87,T88 | OUTPUT |
| alert_state_o | Yes | Yes | T87,T88,T89 | Yes | T81,T87,T88 | OUTPUT |
| alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| alert_rx_i.ack_p | Yes | Yes | T81,T82,T83 | Yes | T81,T82,T83 | INPUT |
| alert_rx_i.ping_n | Yes | Yes | T82,T83,T84 | Yes | T82,T83,T84 | INPUT |
| alert_rx_i.ping_p | Yes | Yes | T82,T83,T84 | Yes | T82,T83,T84 | INPUT |
| alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
| alert_tx_o.alert_p | Yes | Yes | T81,T82,T83 | Yes | T81,T82,T83 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 12 | 12 | 100.00 |
| Total Bits | 24 | 24 | 100.00 |
| Total Bits 0->1 | 12 | 12 | 100.00 |
| Total Bits 1->0 | 12 | 12 | 100.00 |
| Ports | 12 | 12 | 100.00 |
| Port Bits | 24 | 24 | 100.00 |
| Port Bits 0->1 | 12 | 12 | 100.00 |
| Port Bits 1->0 | 12 | 12 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T2,T3,T4 | Yes | T1,T2,T3 | INPUT |
| alert_test_i | Yes | Yes | T53,T54,T55 | Yes | T53,T54,T55 | INPUT |
| alert_req_i | Yes | Yes | T297,T301,T302 | Yes | T297,T301,T302 | INPUT |
| alert_ack_o | Yes | Yes | T297,T301,T302 | Yes | T297,T301,T302 | OUTPUT |
| alert_state_o | Yes | Yes | T297,T301,T302 | Yes | T297,T301,T302 | OUTPUT |
| alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| alert_rx_i.ack_p | Yes | Yes | T297,T82,T301 | Yes | T297,T82,T301 | INPUT |
| alert_rx_i.ping_n | Yes | Yes | T82,T83,T84 | Yes | T82,T83,T84 | INPUT |
| alert_rx_i.ping_p | Yes | Yes | T82,T83,T84 | Yes | T82,T83,T84 | INPUT |
| alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
| alert_tx_o.alert_p | Yes | Yes | T297,T82,T301 | Yes | T297,T82,T301 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 12 | 12 | 100.00 |
| Total Bits | 24 | 24 | 100.00 |
| Total Bits 0->1 | 12 | 12 | 100.00 |
| Total Bits 1->0 | 12 | 12 | 100.00 |
| Ports | 12 | 12 | 100.00 |
| Port Bits | 24 | 24 | 100.00 |
| Port Bits 0->1 | 12 | 12 | 100.00 |
| Port Bits 1->0 | 12 | 12 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T2,T3,T4 | Yes | T1,T2,T3 | INPUT |
| alert_test_i | Yes | Yes | T53,T54,T55 | Yes | T53,T54,T55 | INPUT |
| alert_req_i | Yes | Yes | T144 | Yes | T144 | INPUT |
| alert_ack_o | Yes | Yes | T144 | Yes | T144 | OUTPUT |
| alert_state_o | Yes | Yes | T144 | Yes | T144 | OUTPUT |
| alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| alert_rx_i.ack_p | Yes | Yes | T144,T82,T83 | Yes | T144,T82,T83 | INPUT |
| alert_rx_i.ping_n | Yes | Yes | T82,T83,T84 | Yes | T82,T83,T84 | INPUT |
| alert_rx_i.ping_p | Yes | Yes | T82,T83,T84 | Yes | T82,T83,T84 | INPUT |
| alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
| alert_tx_o.alert_p | Yes | Yes | T144,T82,T83 | Yes | T144,T82,T83 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 12 | 12 | 100.00 |
| Total Bits | 24 | 24 | 100.00 |
| Total Bits 0->1 | 12 | 12 | 100.00 |
| Total Bits 1->0 | 12 | 12 | 100.00 |
| Ports | 12 | 12 | 100.00 |
| Port Bits | 24 | 24 | 100.00 |
| Port Bits 0->1 | 12 | 12 | 100.00 |
| Port Bits 1->0 | 12 | 12 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T2,T3,T4 | Yes | T1,T2,T3 | INPUT |
| alert_test_i | Yes | Yes | T236,T237,T214 | Yes | T236,T237,T214 | INPUT |
| alert_req_i | Yes | Yes | T45,T48 | Yes | T45,T48 | INPUT |
| alert_ack_o | Yes | Yes | T45,T48 | Yes | T45,T48 | OUTPUT |
| alert_state_o | Yes | Yes | T45,T48 | Yes | T45,T48 | OUTPUT |
| alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| alert_rx_i.ack_p | Yes | Yes | T236,T237,T214 | Yes | T236,T237,T214 | INPUT |
| alert_rx_i.ping_n | Yes | Yes | T114,T82,T118 | Yes | T114,T82,T118 | INPUT |
| alert_rx_i.ping_p | Yes | Yes | T114,T82,T118 | Yes | T114,T82,T118 | INPUT |
| alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
| alert_tx_o.alert_p | Yes | Yes | T236,T237,T214 | Yes | T236,T237,T214 | OUTPUT |
| Total | Covered | Percent | |
|---|---|---|---|
| Totals | 12 | 12 | 100.00 |
| Total Bits | 24 | 24 | 100.00 |
| Total Bits 0->1 | 12 | 12 | 100.00 |
| Total Bits 1->0 | 12 | 12 | 100.00 |
| Ports | 12 | 12 | 100.00 |
| Port Bits | 24 | 24 | 100.00 |
| Port Bits 0->1 | 12 | 12 | 100.00 |
| Port Bits 1->0 | 12 | 12 | 100.00 |
| Name | Toggle | Toggle 1->0 | Tests | Toggle 0->1 | Tests | Direction |
| clk_i | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| rst_ni | Yes | Yes | T2,T3,T4 | Yes | T1,T2,T3 | INPUT |
| alert_test_i | Yes | Yes | T53,T54,T55 | Yes | T53,T54,T55 | INPUT |
| alert_req_i | Yes | Yes | T131,T139,T232 | Yes | T131,T139,T232 | INPUT |
| alert_ack_o | Yes | Yes | T131,T139,T232 | Yes | T131,T139,T232 | OUTPUT |
| alert_state_o | Yes | Yes | T131,T139,T140 | Yes | T131,T139,T232 | OUTPUT |
| alert_rx_i.ack_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | INPUT |
| alert_rx_i.ack_p | Yes | Yes | T131,T139,T232 | Yes | T131,T139,T232 | INPUT |
| alert_rx_i.ping_n | Yes | Yes | T114,T82,T83 | Yes | T114,T82,T83 | INPUT |
| alert_rx_i.ping_p | Yes | Yes | T114,T82,T83 | Yes | T114,T82,T83 | INPUT |
| alert_tx_o.alert_n | Yes | Yes | T1,T2,T3 | Yes | T1,T2,T3 | OUTPUT |
| alert_tx_o.alert_p | Yes | Yes | T131,T139,T232 | Yes | T131,T139,T232 | OUTPUT |
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |