Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T29,T42,T43 |
| 1 | 0 | Covered | T29,T42,T43 |
| 1 | 1 | Covered | T42,T43,T14 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T29,T42,T43 |
| 1 | 0 | Covered | T42,T43,T14 |
| 1 | 1 | Covered | T29,T42,T43 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
9971 |
0 |
0 |
| T14 |
40036 |
9 |
0 |
0 |
| T29 |
0 |
1 |
0 |
0 |
| T42 |
0 |
6 |
0 |
0 |
| T43 |
23130 |
6 |
0 |
0 |
| T44 |
0 |
10 |
0 |
0 |
| T45 |
1319484 |
49 |
0 |
0 |
| T46 |
0 |
2 |
0 |
0 |
| T47 |
0 |
2 |
0 |
0 |
| T48 |
0 |
49 |
0 |
0 |
| T49 |
0 |
6 |
0 |
0 |
| T50 |
0 |
12 |
0 |
0 |
| T61 |
130347 |
0 |
0 |
0 |
| T171 |
0 |
49 |
0 |
0 |
| T172 |
0 |
296 |
0 |
0 |
| T173 |
0 |
574 |
0 |
0 |
| T213 |
45763 |
0 |
0 |
0 |
| T354 |
38389 |
0 |
0 |
0 |
| T359 |
0 |
49 |
0 |
0 |
| T360 |
0 |
279 |
0 |
0 |
| T365 |
42060 |
0 |
0 |
0 |
| T369 |
55448 |
0 |
0 |
0 |
| T370 |
91039 |
0 |
0 |
0 |
| T371 |
86414 |
0 |
0 |
0 |
| T372 |
368313 |
0 |
0 |
0 |
| T373 |
164608 |
0 |
0 |
0 |
| T389 |
0 |
422 |
0 |
0 |
| T390 |
0 |
98 |
0 |
0 |
| T392 |
0 |
37 |
0 |
0 |
| T393 |
0 |
3 |
0 |
0 |
| T394 |
73388 |
0 |
0 |
0 |
| T395 |
160590 |
0 |
0 |
0 |
| T396 |
125163 |
0 |
0 |
0 |
| T397 |
1655256 |
0 |
0 |
0 |
| T398 |
164220 |
0 |
0 |
0 |
| T399 |
257142 |
0 |
0 |
0 |
| T400 |
380847 |
0 |
0 |
0 |
| T401 |
145002 |
0 |
0 |
0 |
| T402 |
118467 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
9982 |
0 |
0 |
| T14 |
78311 |
10 |
0 |
0 |
| T29 |
0 |
2 |
0 |
0 |
| T42 |
0 |
7 |
0 |
0 |
| T43 |
456 |
7 |
0 |
0 |
| T44 |
0 |
11 |
0 |
0 |
| T45 |
1319484 |
49 |
0 |
0 |
| T46 |
0 |
2 |
0 |
0 |
| T47 |
0 |
2 |
0 |
0 |
| T48 |
0 |
49 |
0 |
0 |
| T49 |
0 |
7 |
0 |
0 |
| T50 |
0 |
13 |
0 |
0 |
| T61 |
130347 |
0 |
0 |
0 |
| T171 |
0 |
49 |
0 |
0 |
| T172 |
0 |
296 |
0 |
0 |
| T173 |
0 |
574 |
0 |
0 |
| T213 |
89474 |
0 |
0 |
0 |
| T354 |
75344 |
0 |
0 |
0 |
| T359 |
0 |
49 |
0 |
0 |
| T360 |
0 |
276 |
0 |
0 |
| T365 |
82452 |
0 |
0 |
0 |
| T369 |
108529 |
0 |
0 |
0 |
| T370 |
179354 |
0 |
0 |
0 |
| T371 |
170158 |
0 |
0 |
0 |
| T372 |
726939 |
0 |
0 |
0 |
| T373 |
324710 |
0 |
0 |
0 |
| T389 |
0 |
422 |
0 |
0 |
| T390 |
0 |
98 |
0 |
0 |
| T392 |
0 |
38 |
0 |
0 |
| T393 |
0 |
2 |
0 |
0 |
| T394 |
144307 |
0 |
0 |
0 |
| T395 |
160590 |
0 |
0 |
0 |
| T396 |
125163 |
0 |
0 |
0 |
| T397 |
1655256 |
0 |
0 |
0 |
| T398 |
164220 |
0 |
0 |
0 |
| T399 |
257142 |
0 |
0 |
0 |
| T400 |
380847 |
0 |
0 |
0 |
| T401 |
145002 |
0 |
0 |
0 |
| T402 |
118467 |
0 |
0 |
0 |