Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T14,T44,T45 |
| 1 | 0 | Covered | T14,T44,T45 |
| 1 | 1 | Covered | T14,T44,T50 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T14,T44,T45 |
| 1 | 0 | Covered | T14,T44,T50 |
| 1 | 1 | Covered | T14,T44,T45 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1517884 |
222 |
0 |
0 |
| T14 |
587 |
2 |
0 |
0 |
| T44 |
0 |
2 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T50 |
0 |
2 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
12 |
0 |
0 |
| T173 |
0 |
7 |
0 |
0 |
| T213 |
684 |
0 |
0 |
0 |
| T354 |
478 |
0 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T365 |
556 |
0 |
0 |
0 |
| T369 |
789 |
0 |
0 |
0 |
| T370 |
908 |
0 |
0 |
0 |
| T371 |
890 |
0 |
0 |
0 |
| T372 |
3229 |
0 |
0 |
0 |
| T373 |
1502 |
0 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T394 |
823 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119873058 |
222 |
0 |
0 |
| T14 |
38862 |
2 |
0 |
0 |
| T44 |
0 |
2 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T50 |
0 |
2 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
12 |
0 |
0 |
| T173 |
0 |
7 |
0 |
0 |
| T213 |
44395 |
0 |
0 |
0 |
| T354 |
37433 |
0 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T365 |
40948 |
0 |
0 |
0 |
| T369 |
53870 |
0 |
0 |
0 |
| T370 |
89223 |
0 |
0 |
0 |
| T371 |
84634 |
0 |
0 |
0 |
| T372 |
361855 |
0 |
0 |
0 |
| T373 |
161604 |
0 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T394 |
71742 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T14,T44,T45 |
| 1 | 0 | Covered | T14,T44,T45 |
| 1 | 1 | Covered | T14,T44,T50 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T14,T44,T45 |
| 1 | 0 | Covered | T14,T44,T50 |
| 1 | 1 | Covered | T14,T44,T45 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119873058 |
222 |
0 |
0 |
| T14 |
38862 |
2 |
0 |
0 |
| T44 |
0 |
2 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T50 |
0 |
2 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
12 |
0 |
0 |
| T173 |
0 |
7 |
0 |
0 |
| T213 |
44395 |
0 |
0 |
0 |
| T354 |
37433 |
0 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T365 |
40948 |
0 |
0 |
0 |
| T369 |
53870 |
0 |
0 |
0 |
| T370 |
89223 |
0 |
0 |
0 |
| T371 |
84634 |
0 |
0 |
0 |
| T372 |
361855 |
0 |
0 |
0 |
| T373 |
161604 |
0 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T394 |
71742 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1517884 |
222 |
0 |
0 |
| T14 |
587 |
2 |
0 |
0 |
| T44 |
0 |
2 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T50 |
0 |
2 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
12 |
0 |
0 |
| T173 |
0 |
7 |
0 |
0 |
| T213 |
684 |
0 |
0 |
0 |
| T354 |
478 |
0 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T365 |
556 |
0 |
0 |
0 |
| T369 |
789 |
0 |
0 |
0 |
| T370 |
908 |
0 |
0 |
0 |
| T371 |
890 |
0 |
0 |
0 |
| T372 |
3229 |
0 |
0 |
0 |
| T373 |
1502 |
0 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T394 |
823 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T45,T48,T57 |
| 1 | 1 | Covered | T172,T173,T390 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T172,T173,T390 |
| 1 | 1 | Covered | T45,T48,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1517884 |
185 |
0 |
0 |
| T45 |
3886 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
905 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
3 |
0 |
0 |
| T173 |
0 |
11 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
2 |
0 |
0 |
| T389 |
0 |
18 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T395 |
545 |
0 |
0 |
0 |
| T396 |
671 |
0 |
0 |
0 |
| T397 |
4774 |
0 |
0 |
0 |
| T398 |
902 |
0 |
0 |
0 |
| T399 |
943 |
0 |
0 |
0 |
| T400 |
1399 |
0 |
0 |
0 |
| T401 |
659 |
0 |
0 |
0 |
| T402 |
616 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119873058 |
185 |
0 |
0 |
| T45 |
435942 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
42544 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
3 |
0 |
0 |
| T173 |
0 |
11 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
2 |
0 |
0 |
| T389 |
0 |
18 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T395 |
52985 |
0 |
0 |
0 |
| T396 |
41050 |
0 |
0 |
0 |
| T397 |
546978 |
0 |
0 |
0 |
| T398 |
53838 |
0 |
0 |
0 |
| T399 |
84771 |
0 |
0 |
0 |
| T400 |
125550 |
0 |
0 |
0 |
| T401 |
47675 |
0 |
0 |
0 |
| T402 |
38873 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T45,T48,T57 |
| 1 | 1 | Covered | T172,T173,T390 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T172,T173,T390 |
| 1 | 1 | Covered | T45,T48,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119873058 |
185 |
0 |
0 |
| T45 |
435942 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
42544 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
3 |
0 |
0 |
| T173 |
0 |
11 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
2 |
0 |
0 |
| T389 |
0 |
18 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T395 |
52985 |
0 |
0 |
0 |
| T396 |
41050 |
0 |
0 |
0 |
| T397 |
546978 |
0 |
0 |
0 |
| T398 |
53838 |
0 |
0 |
0 |
| T399 |
84771 |
0 |
0 |
0 |
| T400 |
125550 |
0 |
0 |
0 |
| T401 |
47675 |
0 |
0 |
0 |
| T402 |
38873 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1517884 |
185 |
0 |
0 |
| T45 |
3886 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
905 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
3 |
0 |
0 |
| T173 |
0 |
11 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
2 |
0 |
0 |
| T389 |
0 |
18 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T395 |
545 |
0 |
0 |
0 |
| T396 |
671 |
0 |
0 |
0 |
| T397 |
4774 |
0 |
0 |
0 |
| T398 |
902 |
0 |
0 |
0 |
| T399 |
943 |
0 |
0 |
0 |
| T400 |
1399 |
0 |
0 |
0 |
| T401 |
659 |
0 |
0 |
0 |
| T402 |
616 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T45,T48,T57 |
| 1 | 1 | Covered | T172,T173,T390 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T172,T173,T390 |
| 1 | 1 | Covered | T45,T48,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1517884 |
209 |
0 |
0 |
| T45 |
3886 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
905 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
6 |
0 |
0 |
| T173 |
0 |
16 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
2 |
0 |
0 |
| T389 |
0 |
15 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T395 |
545 |
0 |
0 |
0 |
| T396 |
671 |
0 |
0 |
0 |
| T397 |
4774 |
0 |
0 |
0 |
| T398 |
902 |
0 |
0 |
0 |
| T399 |
943 |
0 |
0 |
0 |
| T400 |
1399 |
0 |
0 |
0 |
| T401 |
659 |
0 |
0 |
0 |
| T402 |
616 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119873058 |
209 |
0 |
0 |
| T45 |
435942 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
42544 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
6 |
0 |
0 |
| T173 |
0 |
16 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
2 |
0 |
0 |
| T389 |
0 |
15 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T395 |
52985 |
0 |
0 |
0 |
| T396 |
41050 |
0 |
0 |
0 |
| T397 |
546978 |
0 |
0 |
0 |
| T398 |
53838 |
0 |
0 |
0 |
| T399 |
84771 |
0 |
0 |
0 |
| T400 |
125550 |
0 |
0 |
0 |
| T401 |
47675 |
0 |
0 |
0 |
| T402 |
38873 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T45,T48,T57 |
| 1 | 1 | Covered | T172,T173,T390 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T172,T173,T390 |
| 1 | 1 | Covered | T45,T48,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119873058 |
209 |
0 |
0 |
| T45 |
435942 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
42544 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
6 |
0 |
0 |
| T173 |
0 |
16 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
2 |
0 |
0 |
| T389 |
0 |
15 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T395 |
52985 |
0 |
0 |
0 |
| T396 |
41050 |
0 |
0 |
0 |
| T397 |
546978 |
0 |
0 |
0 |
| T398 |
53838 |
0 |
0 |
0 |
| T399 |
84771 |
0 |
0 |
0 |
| T400 |
125550 |
0 |
0 |
0 |
| T401 |
47675 |
0 |
0 |
0 |
| T402 |
38873 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1517884 |
209 |
0 |
0 |
| T45 |
3886 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
905 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
6 |
0 |
0 |
| T173 |
0 |
16 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
2 |
0 |
0 |
| T389 |
0 |
15 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T395 |
545 |
0 |
0 |
0 |
| T396 |
671 |
0 |
0 |
0 |
| T397 |
4774 |
0 |
0 |
0 |
| T398 |
902 |
0 |
0 |
0 |
| T399 |
943 |
0 |
0 |
0 |
| T400 |
1399 |
0 |
0 |
0 |
| T401 |
659 |
0 |
0 |
0 |
| T402 |
616 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T45,T48,T57 |
| 1 | 1 | Covered | T172,T173,T390 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T172,T173,T390 |
| 1 | 1 | Covered | T45,T48,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1517884 |
203 |
0 |
0 |
| T45 |
3886 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
905 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
2 |
0 |
0 |
| T173 |
0 |
13 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
12 |
0 |
0 |
| T389 |
0 |
8 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T393 |
0 |
1 |
0 |
0 |
| T395 |
545 |
0 |
0 |
0 |
| T396 |
671 |
0 |
0 |
0 |
| T397 |
4774 |
0 |
0 |
0 |
| T398 |
902 |
0 |
0 |
0 |
| T399 |
943 |
0 |
0 |
0 |
| T400 |
1399 |
0 |
0 |
0 |
| T401 |
659 |
0 |
0 |
0 |
| T402 |
616 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119873058 |
204 |
0 |
0 |
| T45 |
435942 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
42544 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
2 |
0 |
0 |
| T173 |
0 |
13 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
12 |
0 |
0 |
| T389 |
0 |
8 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T395 |
52985 |
0 |
0 |
0 |
| T396 |
41050 |
0 |
0 |
0 |
| T397 |
546978 |
0 |
0 |
0 |
| T398 |
53838 |
0 |
0 |
0 |
| T399 |
84771 |
0 |
0 |
0 |
| T400 |
125550 |
0 |
0 |
0 |
| T401 |
47675 |
0 |
0 |
0 |
| T402 |
38873 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T45,T48,T57 |
| 1 | 1 | Covered | T172,T173,T390 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T172,T173,T390 |
| 1 | 1 | Covered | T45,T48,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119873058 |
204 |
0 |
0 |
| T45 |
435942 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
42544 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
2 |
0 |
0 |
| T173 |
0 |
13 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
12 |
0 |
0 |
| T389 |
0 |
8 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T395 |
52985 |
0 |
0 |
0 |
| T396 |
41050 |
0 |
0 |
0 |
| T397 |
546978 |
0 |
0 |
0 |
| T398 |
53838 |
0 |
0 |
0 |
| T399 |
84771 |
0 |
0 |
0 |
| T400 |
125550 |
0 |
0 |
0 |
| T401 |
47675 |
0 |
0 |
0 |
| T402 |
38873 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1517884 |
204 |
0 |
0 |
| T45 |
3886 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
905 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
2 |
0 |
0 |
| T173 |
0 |
13 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
12 |
0 |
0 |
| T389 |
0 |
8 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T395 |
545 |
0 |
0 |
0 |
| T396 |
671 |
0 |
0 |
0 |
| T397 |
4774 |
0 |
0 |
0 |
| T398 |
902 |
0 |
0 |
0 |
| T399 |
943 |
0 |
0 |
0 |
| T400 |
1399 |
0 |
0 |
0 |
| T401 |
659 |
0 |
0 |
0 |
| T402 |
616 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T43,T45,T48 |
| 1 | 0 | Covered | T43,T45,T48 |
| 1 | 1 | Covered | T43,T172,T173 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T43,T45,T48 |
| 1 | 0 | Covered | T43,T172,T173 |
| 1 | 1 | Covered | T43,T45,T48 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1517884 |
208 |
0 |
0 |
| T43 |
456 |
2 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T68 |
1131 |
0 |
0 |
0 |
| T116 |
898 |
0 |
0 |
0 |
| T136 |
420 |
0 |
0 |
0 |
| T152 |
754 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
7 |
0 |
0 |
| T173 |
0 |
7 |
0 |
0 |
| T208 |
867 |
0 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
7 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T403 |
604 |
0 |
0 |
0 |
| T404 |
1410 |
0 |
0 |
0 |
| T405 |
258 |
0 |
0 |
0 |
| T406 |
4421 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119873058 |
210 |
0 |
0 |
| T43 |
23130 |
3 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T68 |
111120 |
0 |
0 |
0 |
| T116 |
59184 |
0 |
0 |
0 |
| T136 |
14321 |
0 |
0 |
0 |
| T152 |
66004 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
7 |
0 |
0 |
| T173 |
0 |
7 |
0 |
0 |
| T208 |
48202 |
0 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
7 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T403 |
40854 |
0 |
0 |
0 |
| T404 |
44237 |
0 |
0 |
0 |
| T405 |
11210 |
0 |
0 |
0 |
| T406 |
509522 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T43,T45,T48 |
| 1 | 0 | Covered | T43,T45,T48 |
| 1 | 1 | Covered | T43,T172,T173 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T43,T45,T48 |
| 1 | 0 | Covered | T43,T172,T173 |
| 1 | 1 | Covered | T43,T45,T48 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119873058 |
208 |
0 |
0 |
| T43 |
23130 |
2 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T68 |
111120 |
0 |
0 |
0 |
| T116 |
59184 |
0 |
0 |
0 |
| T136 |
14321 |
0 |
0 |
0 |
| T152 |
66004 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
7 |
0 |
0 |
| T173 |
0 |
7 |
0 |
0 |
| T208 |
48202 |
0 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
7 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T403 |
40854 |
0 |
0 |
0 |
| T404 |
44237 |
0 |
0 |
0 |
| T405 |
11210 |
0 |
0 |
0 |
| T406 |
509522 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1517884 |
208 |
0 |
0 |
| T43 |
456 |
2 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T68 |
1131 |
0 |
0 |
0 |
| T116 |
898 |
0 |
0 |
0 |
| T136 |
420 |
0 |
0 |
0 |
| T152 |
754 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
7 |
0 |
0 |
| T173 |
0 |
7 |
0 |
0 |
| T208 |
867 |
0 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
7 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T403 |
604 |
0 |
0 |
0 |
| T404 |
1410 |
0 |
0 |
0 |
| T405 |
258 |
0 |
0 |
0 |
| T406 |
4421 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T42,T49,T45 |
| 1 | 0 | Covered | T42,T49,T45 |
| 1 | 1 | Covered | T42,T49,T172 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T42,T49,T45 |
| 1 | 0 | Covered | T42,T49,T172 |
| 1 | 1 | Covered | T42,T49,T45 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1517884 |
200 |
0 |
0 |
| T13 |
715 |
0 |
0 |
0 |
| T31 |
398 |
0 |
0 |
0 |
| T37 |
2210 |
0 |
0 |
0 |
| T42 |
919 |
2 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T49 |
0 |
2 |
0 |
0 |
| T62 |
6473 |
0 |
0 |
0 |
| T99 |
785 |
0 |
0 |
0 |
| T100 |
457 |
0 |
0 |
0 |
| T101 |
705 |
0 |
0 |
0 |
| T102 |
636 |
0 |
0 |
0 |
| T103 |
771 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
3 |
0 |
0 |
| T173 |
0 |
13 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
1 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119873058 |
202 |
0 |
0 |
| T13 |
65114 |
0 |
0 |
0 |
| T31 |
26610 |
0 |
0 |
0 |
| T37 |
235112 |
0 |
0 |
0 |
| T42 |
45988 |
3 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T49 |
0 |
3 |
0 |
0 |
| T62 |
270821 |
0 |
0 |
0 |
| T99 |
60792 |
0 |
0 |
0 |
| T100 |
25114 |
0 |
0 |
0 |
| T101 |
42796 |
0 |
0 |
0 |
| T102 |
38053 |
0 |
0 |
0 |
| T103 |
57605 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
3 |
0 |
0 |
| T173 |
0 |
13 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
1 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T42,T49,T45 |
| 1 | 0 | Covered | T42,T49,T45 |
| 1 | 1 | Covered | T42,T49,T172 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T42,T49,T45 |
| 1 | 0 | Covered | T42,T49,T172 |
| 1 | 1 | Covered | T42,T49,T45 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119873058 |
200 |
0 |
0 |
| T13 |
65114 |
0 |
0 |
0 |
| T31 |
26610 |
0 |
0 |
0 |
| T37 |
235112 |
0 |
0 |
0 |
| T42 |
45988 |
2 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T49 |
0 |
2 |
0 |
0 |
| T62 |
270821 |
0 |
0 |
0 |
| T99 |
60792 |
0 |
0 |
0 |
| T100 |
25114 |
0 |
0 |
0 |
| T101 |
42796 |
0 |
0 |
0 |
| T102 |
38053 |
0 |
0 |
0 |
| T103 |
57605 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
3 |
0 |
0 |
| T173 |
0 |
13 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
1 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1517884 |
200 |
0 |
0 |
| T13 |
715 |
0 |
0 |
0 |
| T31 |
398 |
0 |
0 |
0 |
| T37 |
2210 |
0 |
0 |
0 |
| T42 |
919 |
2 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T49 |
0 |
2 |
0 |
0 |
| T62 |
6473 |
0 |
0 |
0 |
| T99 |
785 |
0 |
0 |
0 |
| T100 |
457 |
0 |
0 |
0 |
| T101 |
705 |
0 |
0 |
0 |
| T102 |
636 |
0 |
0 |
0 |
| T103 |
771 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
3 |
0 |
0 |
| T173 |
0 |
13 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
1 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T45,T48,T57 |
| 1 | 1 | Covered | T172,T173,T390 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T172,T173,T390 |
| 1 | 1 | Covered | T45,T48,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1517884 |
209 |
0 |
0 |
| T45 |
3886 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
905 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
10 |
0 |
0 |
| T173 |
0 |
20 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
2 |
0 |
0 |
| T389 |
0 |
10 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T395 |
545 |
0 |
0 |
0 |
| T396 |
671 |
0 |
0 |
0 |
| T397 |
4774 |
0 |
0 |
0 |
| T398 |
902 |
0 |
0 |
0 |
| T399 |
943 |
0 |
0 |
0 |
| T400 |
1399 |
0 |
0 |
0 |
| T401 |
659 |
0 |
0 |
0 |
| T402 |
616 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119873058 |
209 |
0 |
0 |
| T45 |
435942 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
42544 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
10 |
0 |
0 |
| T173 |
0 |
20 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
2 |
0 |
0 |
| T389 |
0 |
10 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T395 |
52985 |
0 |
0 |
0 |
| T396 |
41050 |
0 |
0 |
0 |
| T397 |
546978 |
0 |
0 |
0 |
| T398 |
53838 |
0 |
0 |
0 |
| T399 |
84771 |
0 |
0 |
0 |
| T400 |
125550 |
0 |
0 |
0 |
| T401 |
47675 |
0 |
0 |
0 |
| T402 |
38873 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T45,T48,T57 |
| 1 | 1 | Covered | T172,T173,T390 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T172,T173,T390 |
| 1 | 1 | Covered | T45,T48,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119873058 |
209 |
0 |
0 |
| T45 |
435942 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
42544 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
10 |
0 |
0 |
| T173 |
0 |
20 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
2 |
0 |
0 |
| T389 |
0 |
10 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T395 |
52985 |
0 |
0 |
0 |
| T396 |
41050 |
0 |
0 |
0 |
| T397 |
546978 |
0 |
0 |
0 |
| T398 |
53838 |
0 |
0 |
0 |
| T399 |
84771 |
0 |
0 |
0 |
| T400 |
125550 |
0 |
0 |
0 |
| T401 |
47675 |
0 |
0 |
0 |
| T402 |
38873 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1517884 |
209 |
0 |
0 |
| T45 |
3886 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
905 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
10 |
0 |
0 |
| T173 |
0 |
20 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
2 |
0 |
0 |
| T389 |
0 |
10 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T395 |
545 |
0 |
0 |
0 |
| T396 |
671 |
0 |
0 |
0 |
| T397 |
4774 |
0 |
0 |
0 |
| T398 |
902 |
0 |
0 |
0 |
| T399 |
943 |
0 |
0 |
0 |
| T400 |
1399 |
0 |
0 |
0 |
| T401 |
659 |
0 |
0 |
0 |
| T402 |
616 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T45,T48,T57 |
| 1 | 1 | Covered | T172,T173,T390 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T172,T173,T390 |
| 1 | 1 | Covered | T45,T48,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1517884 |
198 |
0 |
0 |
| T45 |
3886 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
905 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
9 |
0 |
0 |
| T173 |
0 |
7 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
3 |
0 |
0 |
| T389 |
0 |
14 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T395 |
545 |
0 |
0 |
0 |
| T396 |
671 |
0 |
0 |
0 |
| T397 |
4774 |
0 |
0 |
0 |
| T398 |
902 |
0 |
0 |
0 |
| T399 |
943 |
0 |
0 |
0 |
| T400 |
1399 |
0 |
0 |
0 |
| T401 |
659 |
0 |
0 |
0 |
| T402 |
616 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119873058 |
198 |
0 |
0 |
| T45 |
435942 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
42544 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
9 |
0 |
0 |
| T173 |
0 |
7 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
3 |
0 |
0 |
| T389 |
0 |
14 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T395 |
52985 |
0 |
0 |
0 |
| T396 |
41050 |
0 |
0 |
0 |
| T397 |
546978 |
0 |
0 |
0 |
| T398 |
53838 |
0 |
0 |
0 |
| T399 |
84771 |
0 |
0 |
0 |
| T400 |
125550 |
0 |
0 |
0 |
| T401 |
47675 |
0 |
0 |
0 |
| T402 |
38873 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T45,T48,T57 |
| 1 | 1 | Covered | T172,T173,T390 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T172,T173,T390 |
| 1 | 1 | Covered | T45,T48,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119873058 |
198 |
0 |
0 |
| T45 |
435942 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
42544 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
9 |
0 |
0 |
| T173 |
0 |
7 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
3 |
0 |
0 |
| T389 |
0 |
14 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T395 |
52985 |
0 |
0 |
0 |
| T396 |
41050 |
0 |
0 |
0 |
| T397 |
546978 |
0 |
0 |
0 |
| T398 |
53838 |
0 |
0 |
0 |
| T399 |
84771 |
0 |
0 |
0 |
| T400 |
125550 |
0 |
0 |
0 |
| T401 |
47675 |
0 |
0 |
0 |
| T402 |
38873 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1517884 |
198 |
0 |
0 |
| T45 |
3886 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
905 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
9 |
0 |
0 |
| T173 |
0 |
7 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
3 |
0 |
0 |
| T389 |
0 |
14 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T395 |
545 |
0 |
0 |
0 |
| T396 |
671 |
0 |
0 |
0 |
| T397 |
4774 |
0 |
0 |
0 |
| T398 |
902 |
0 |
0 |
0 |
| T399 |
943 |
0 |
0 |
0 |
| T400 |
1399 |
0 |
0 |
0 |
| T401 |
659 |
0 |
0 |
0 |
| T402 |
616 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T14,T44,T45 |
| 1 | 0 | Covered | T14,T44,T45 |
| 1 | 1 | Covered | T172,T173,T390 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T14,T44,T45 |
| 1 | 0 | Covered | T172,T173,T390 |
| 1 | 1 | Covered | T14,T44,T45 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1517884 |
164 |
0 |
0 |
| T14 |
587 |
1 |
0 |
0 |
| T44 |
0 |
1 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T50 |
0 |
1 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
2 |
0 |
0 |
| T173 |
0 |
7 |
0 |
0 |
| T213 |
684 |
0 |
0 |
0 |
| T354 |
478 |
0 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T365 |
556 |
0 |
0 |
0 |
| T369 |
789 |
0 |
0 |
0 |
| T370 |
908 |
0 |
0 |
0 |
| T371 |
890 |
0 |
0 |
0 |
| T372 |
3229 |
0 |
0 |
0 |
| T373 |
1502 |
0 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T394 |
823 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119873058 |
164 |
0 |
0 |
| T14 |
38862 |
1 |
0 |
0 |
| T44 |
0 |
1 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T50 |
0 |
1 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
2 |
0 |
0 |
| T173 |
0 |
7 |
0 |
0 |
| T213 |
44395 |
0 |
0 |
0 |
| T354 |
37433 |
0 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T365 |
40948 |
0 |
0 |
0 |
| T369 |
53870 |
0 |
0 |
0 |
| T370 |
89223 |
0 |
0 |
0 |
| T371 |
84634 |
0 |
0 |
0 |
| T372 |
361855 |
0 |
0 |
0 |
| T373 |
161604 |
0 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T394 |
71742 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T14,T44,T45 |
| 1 | 0 | Covered | T14,T44,T45 |
| 1 | 1 | Covered | T172,T173,T390 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T14,T44,T45 |
| 1 | 0 | Covered | T172,T173,T390 |
| 1 | 1 | Covered | T14,T44,T45 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119873058 |
164 |
0 |
0 |
| T14 |
38862 |
1 |
0 |
0 |
| T44 |
0 |
1 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T50 |
0 |
1 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
2 |
0 |
0 |
| T173 |
0 |
7 |
0 |
0 |
| T213 |
44395 |
0 |
0 |
0 |
| T354 |
37433 |
0 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T365 |
40948 |
0 |
0 |
0 |
| T369 |
53870 |
0 |
0 |
0 |
| T370 |
89223 |
0 |
0 |
0 |
| T371 |
84634 |
0 |
0 |
0 |
| T372 |
361855 |
0 |
0 |
0 |
| T373 |
161604 |
0 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T394 |
71742 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1517884 |
164 |
0 |
0 |
| T14 |
587 |
1 |
0 |
0 |
| T44 |
0 |
1 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T50 |
0 |
1 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
2 |
0 |
0 |
| T173 |
0 |
7 |
0 |
0 |
| T213 |
684 |
0 |
0 |
0 |
| T354 |
478 |
0 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T365 |
556 |
0 |
0 |
0 |
| T369 |
789 |
0 |
0 |
0 |
| T370 |
908 |
0 |
0 |
0 |
| T371 |
890 |
0 |
0 |
0 |
| T372 |
3229 |
0 |
0 |
0 |
| T373 |
1502 |
0 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T394 |
823 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T45,T48,T57 |
| 1 | 1 | Covered | T172,T173,T390 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T172,T173,T390 |
| 1 | 1 | Covered | T45,T48,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1517884 |
215 |
0 |
0 |
| T45 |
3886 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
905 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
8 |
0 |
0 |
| T173 |
0 |
10 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
9 |
0 |
0 |
| T389 |
0 |
13 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T395 |
545 |
0 |
0 |
0 |
| T396 |
671 |
0 |
0 |
0 |
| T397 |
4774 |
0 |
0 |
0 |
| T398 |
902 |
0 |
0 |
0 |
| T399 |
943 |
0 |
0 |
0 |
| T400 |
1399 |
0 |
0 |
0 |
| T401 |
659 |
0 |
0 |
0 |
| T402 |
616 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119873058 |
215 |
0 |
0 |
| T45 |
435942 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
42544 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
8 |
0 |
0 |
| T173 |
0 |
10 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
9 |
0 |
0 |
| T389 |
0 |
13 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T395 |
52985 |
0 |
0 |
0 |
| T396 |
41050 |
0 |
0 |
0 |
| T397 |
546978 |
0 |
0 |
0 |
| T398 |
53838 |
0 |
0 |
0 |
| T399 |
84771 |
0 |
0 |
0 |
| T400 |
125550 |
0 |
0 |
0 |
| T401 |
47675 |
0 |
0 |
0 |
| T402 |
38873 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T45,T48,T57 |
| 1 | 1 | Covered | T172,T173,T390 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T172,T173,T390 |
| 1 | 1 | Covered | T45,T48,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119873058 |
215 |
0 |
0 |
| T45 |
435942 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
42544 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
8 |
0 |
0 |
| T173 |
0 |
10 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
9 |
0 |
0 |
| T389 |
0 |
13 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T395 |
52985 |
0 |
0 |
0 |
| T396 |
41050 |
0 |
0 |
0 |
| T397 |
546978 |
0 |
0 |
0 |
| T398 |
53838 |
0 |
0 |
0 |
| T399 |
84771 |
0 |
0 |
0 |
| T400 |
125550 |
0 |
0 |
0 |
| T401 |
47675 |
0 |
0 |
0 |
| T402 |
38873 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1517884 |
215 |
0 |
0 |
| T45 |
3886 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
905 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
8 |
0 |
0 |
| T173 |
0 |
10 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
9 |
0 |
0 |
| T389 |
0 |
13 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T395 |
545 |
0 |
0 |
0 |
| T396 |
671 |
0 |
0 |
0 |
| T397 |
4774 |
0 |
0 |
0 |
| T398 |
902 |
0 |
0 |
0 |
| T399 |
943 |
0 |
0 |
0 |
| T400 |
1399 |
0 |
0 |
0 |
| T401 |
659 |
0 |
0 |
0 |
| T402 |
616 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T45,T48,T57 |
| 1 | 1 | Covered | T172,T173,T390 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T172,T173,T390 |
| 1 | 1 | Covered | T45,T48,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1517884 |
177 |
0 |
0 |
| T45 |
3886 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
905 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
5 |
0 |
0 |
| T173 |
0 |
12 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
10 |
0 |
0 |
| T389 |
0 |
3 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T395 |
545 |
0 |
0 |
0 |
| T396 |
671 |
0 |
0 |
0 |
| T397 |
4774 |
0 |
0 |
0 |
| T398 |
902 |
0 |
0 |
0 |
| T399 |
943 |
0 |
0 |
0 |
| T400 |
1399 |
0 |
0 |
0 |
| T401 |
659 |
0 |
0 |
0 |
| T402 |
616 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119873058 |
177 |
0 |
0 |
| T45 |
435942 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
42544 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
5 |
0 |
0 |
| T173 |
0 |
12 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
10 |
0 |
0 |
| T389 |
0 |
3 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T395 |
52985 |
0 |
0 |
0 |
| T396 |
41050 |
0 |
0 |
0 |
| T397 |
546978 |
0 |
0 |
0 |
| T398 |
53838 |
0 |
0 |
0 |
| T399 |
84771 |
0 |
0 |
0 |
| T400 |
125550 |
0 |
0 |
0 |
| T401 |
47675 |
0 |
0 |
0 |
| T402 |
38873 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T45,T48,T57 |
| 1 | 1 | Covered | T172,T173,T390 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T172,T173,T390 |
| 1 | 1 | Covered | T45,T48,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119873058 |
177 |
0 |
0 |
| T45 |
435942 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
42544 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
5 |
0 |
0 |
| T173 |
0 |
12 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
10 |
0 |
0 |
| T389 |
0 |
3 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T395 |
52985 |
0 |
0 |
0 |
| T396 |
41050 |
0 |
0 |
0 |
| T397 |
546978 |
0 |
0 |
0 |
| T398 |
53838 |
0 |
0 |
0 |
| T399 |
84771 |
0 |
0 |
0 |
| T400 |
125550 |
0 |
0 |
0 |
| T401 |
47675 |
0 |
0 |
0 |
| T402 |
38873 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1517884 |
177 |
0 |
0 |
| T45 |
3886 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
905 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
5 |
0 |
0 |
| T173 |
0 |
12 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
10 |
0 |
0 |
| T389 |
0 |
3 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T395 |
545 |
0 |
0 |
0 |
| T396 |
671 |
0 |
0 |
0 |
| T397 |
4774 |
0 |
0 |
0 |
| T398 |
902 |
0 |
0 |
0 |
| T399 |
943 |
0 |
0 |
0 |
| T400 |
1399 |
0 |
0 |
0 |
| T401 |
659 |
0 |
0 |
0 |
| T402 |
616 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T45,T48,T57 |
| 1 | 1 | Covered | T173,T390,T360 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T173,T390,T360 |
| 1 | 1 | Covered | T45,T48,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1517884 |
205 |
0 |
0 |
| T45 |
3886 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
905 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
1 |
0 |
0 |
| T173 |
0 |
5 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
12 |
0 |
0 |
| T389 |
0 |
6 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T395 |
545 |
0 |
0 |
0 |
| T396 |
671 |
0 |
0 |
0 |
| T397 |
4774 |
0 |
0 |
0 |
| T398 |
902 |
0 |
0 |
0 |
| T399 |
943 |
0 |
0 |
0 |
| T400 |
1399 |
0 |
0 |
0 |
| T401 |
659 |
0 |
0 |
0 |
| T402 |
616 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119873058 |
206 |
0 |
0 |
| T45 |
435942 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
42544 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
1 |
0 |
0 |
| T173 |
0 |
5 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
12 |
0 |
0 |
| T389 |
0 |
6 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T395 |
52985 |
0 |
0 |
0 |
| T396 |
41050 |
0 |
0 |
0 |
| T397 |
546978 |
0 |
0 |
0 |
| T398 |
53838 |
0 |
0 |
0 |
| T399 |
84771 |
0 |
0 |
0 |
| T400 |
125550 |
0 |
0 |
0 |
| T401 |
47675 |
0 |
0 |
0 |
| T402 |
38873 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T45,T48,T57 |
| 1 | 1 | Covered | T173,T390,T360 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T173,T390,T360 |
| 1 | 1 | Covered | T45,T48,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119873058 |
205 |
0 |
0 |
| T45 |
435942 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
42544 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
1 |
0 |
0 |
| T173 |
0 |
5 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
12 |
0 |
0 |
| T389 |
0 |
6 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T395 |
52985 |
0 |
0 |
0 |
| T396 |
41050 |
0 |
0 |
0 |
| T397 |
546978 |
0 |
0 |
0 |
| T398 |
53838 |
0 |
0 |
0 |
| T399 |
84771 |
0 |
0 |
0 |
| T400 |
125550 |
0 |
0 |
0 |
| T401 |
47675 |
0 |
0 |
0 |
| T402 |
38873 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1517884 |
205 |
0 |
0 |
| T45 |
3886 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
905 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
1 |
0 |
0 |
| T173 |
0 |
5 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
12 |
0 |
0 |
| T389 |
0 |
6 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T395 |
545 |
0 |
0 |
0 |
| T396 |
671 |
0 |
0 |
0 |
| T397 |
4774 |
0 |
0 |
0 |
| T398 |
902 |
0 |
0 |
0 |
| T399 |
943 |
0 |
0 |
0 |
| T400 |
1399 |
0 |
0 |
0 |
| T401 |
659 |
0 |
0 |
0 |
| T402 |
616 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T43,T45,T48 |
| 1 | 0 | Covered | T43,T45,T48 |
| 1 | 1 | Covered | T172,T173,T390 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T43,T45,T48 |
| 1 | 0 | Covered | T172,T173,T390 |
| 1 | 1 | Covered | T43,T45,T48 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1517884 |
213 |
0 |
0 |
| T43 |
456 |
1 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T68 |
1131 |
0 |
0 |
0 |
| T116 |
898 |
0 |
0 |
0 |
| T136 |
420 |
0 |
0 |
0 |
| T152 |
754 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
11 |
0 |
0 |
| T173 |
0 |
12 |
0 |
0 |
| T208 |
867 |
0 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
7 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T403 |
604 |
0 |
0 |
0 |
| T404 |
1410 |
0 |
0 |
0 |
| T405 |
258 |
0 |
0 |
0 |
| T406 |
4421 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119873058 |
213 |
0 |
0 |
| T43 |
23130 |
1 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T68 |
111120 |
0 |
0 |
0 |
| T116 |
59184 |
0 |
0 |
0 |
| T136 |
14321 |
0 |
0 |
0 |
| T152 |
66004 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
11 |
0 |
0 |
| T173 |
0 |
12 |
0 |
0 |
| T208 |
48202 |
0 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
7 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T403 |
40854 |
0 |
0 |
0 |
| T404 |
44237 |
0 |
0 |
0 |
| T405 |
11210 |
0 |
0 |
0 |
| T406 |
509522 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T43,T45,T48 |
| 1 | 0 | Covered | T43,T45,T48 |
| 1 | 1 | Covered | T172,T173,T390 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T43,T45,T48 |
| 1 | 0 | Covered | T172,T173,T390 |
| 1 | 1 | Covered | T43,T45,T48 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119873058 |
213 |
0 |
0 |
| T43 |
23130 |
1 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T68 |
111120 |
0 |
0 |
0 |
| T116 |
59184 |
0 |
0 |
0 |
| T136 |
14321 |
0 |
0 |
0 |
| T152 |
66004 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
11 |
0 |
0 |
| T173 |
0 |
12 |
0 |
0 |
| T208 |
48202 |
0 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
7 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T403 |
40854 |
0 |
0 |
0 |
| T404 |
44237 |
0 |
0 |
0 |
| T405 |
11210 |
0 |
0 |
0 |
| T406 |
509522 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1517884 |
213 |
0 |
0 |
| T43 |
456 |
1 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T68 |
1131 |
0 |
0 |
0 |
| T116 |
898 |
0 |
0 |
0 |
| T136 |
420 |
0 |
0 |
0 |
| T152 |
754 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
11 |
0 |
0 |
| T173 |
0 |
12 |
0 |
0 |
| T208 |
867 |
0 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
7 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T403 |
604 |
0 |
0 |
0 |
| T404 |
1410 |
0 |
0 |
0 |
| T405 |
258 |
0 |
0 |
0 |
| T406 |
4421 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T42,T49,T45 |
| 1 | 0 | Covered | T42,T49,T45 |
| 1 | 1 | Covered | T172,T173,T390 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T42,T49,T45 |
| 1 | 0 | Covered | T172,T173,T390 |
| 1 | 1 | Covered | T42,T49,T45 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1517884 |
217 |
0 |
0 |
| T13 |
715 |
0 |
0 |
0 |
| T31 |
398 |
0 |
0 |
0 |
| T37 |
2210 |
0 |
0 |
0 |
| T42 |
919 |
1 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T49 |
0 |
1 |
0 |
0 |
| T62 |
6473 |
0 |
0 |
0 |
| T99 |
785 |
0 |
0 |
0 |
| T100 |
457 |
0 |
0 |
0 |
| T101 |
705 |
0 |
0 |
0 |
| T102 |
636 |
0 |
0 |
0 |
| T103 |
771 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
7 |
0 |
0 |
| T173 |
0 |
16 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
13 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119873058 |
217 |
0 |
0 |
| T13 |
65114 |
0 |
0 |
0 |
| T31 |
26610 |
0 |
0 |
0 |
| T37 |
235112 |
0 |
0 |
0 |
| T42 |
45988 |
1 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T49 |
0 |
1 |
0 |
0 |
| T62 |
270821 |
0 |
0 |
0 |
| T99 |
60792 |
0 |
0 |
0 |
| T100 |
25114 |
0 |
0 |
0 |
| T101 |
42796 |
0 |
0 |
0 |
| T102 |
38053 |
0 |
0 |
0 |
| T103 |
57605 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
7 |
0 |
0 |
| T173 |
0 |
16 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
13 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T42,T49,T45 |
| 1 | 0 | Covered | T42,T49,T45 |
| 1 | 1 | Covered | T172,T173,T390 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T42,T49,T45 |
| 1 | 0 | Covered | T172,T173,T390 |
| 1 | 1 | Covered | T42,T49,T45 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119873058 |
217 |
0 |
0 |
| T13 |
65114 |
0 |
0 |
0 |
| T31 |
26610 |
0 |
0 |
0 |
| T37 |
235112 |
0 |
0 |
0 |
| T42 |
45988 |
1 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T49 |
0 |
1 |
0 |
0 |
| T62 |
270821 |
0 |
0 |
0 |
| T99 |
60792 |
0 |
0 |
0 |
| T100 |
25114 |
0 |
0 |
0 |
| T101 |
42796 |
0 |
0 |
0 |
| T102 |
38053 |
0 |
0 |
0 |
| T103 |
57605 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
7 |
0 |
0 |
| T173 |
0 |
16 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
13 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1517884 |
217 |
0 |
0 |
| T13 |
715 |
0 |
0 |
0 |
| T31 |
398 |
0 |
0 |
0 |
| T37 |
2210 |
0 |
0 |
0 |
| T42 |
919 |
1 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T49 |
0 |
1 |
0 |
0 |
| T62 |
6473 |
0 |
0 |
0 |
| T99 |
785 |
0 |
0 |
0 |
| T100 |
457 |
0 |
0 |
0 |
| T101 |
705 |
0 |
0 |
0 |
| T102 |
636 |
0 |
0 |
0 |
| T103 |
771 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
7 |
0 |
0 |
| T173 |
0 |
16 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
13 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T45,T48,T57 |
| 1 | 1 | Covered | T172,T390,T389 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T172,T390,T389 |
| 1 | 1 | Covered | T45,T48,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1517884 |
205 |
0 |
0 |
| T45 |
3886 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
905 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
6 |
0 |
0 |
| T173 |
0 |
1 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
1 |
0 |
0 |
| T389 |
0 |
9 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T395 |
545 |
0 |
0 |
0 |
| T396 |
671 |
0 |
0 |
0 |
| T397 |
4774 |
0 |
0 |
0 |
| T398 |
902 |
0 |
0 |
0 |
| T399 |
943 |
0 |
0 |
0 |
| T400 |
1399 |
0 |
0 |
0 |
| T401 |
659 |
0 |
0 |
0 |
| T402 |
616 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119873058 |
205 |
0 |
0 |
| T45 |
435942 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
42544 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
6 |
0 |
0 |
| T173 |
0 |
1 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
1 |
0 |
0 |
| T389 |
0 |
9 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T395 |
52985 |
0 |
0 |
0 |
| T396 |
41050 |
0 |
0 |
0 |
| T397 |
546978 |
0 |
0 |
0 |
| T398 |
53838 |
0 |
0 |
0 |
| T399 |
84771 |
0 |
0 |
0 |
| T400 |
125550 |
0 |
0 |
0 |
| T401 |
47675 |
0 |
0 |
0 |
| T402 |
38873 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T45,T48,T57 |
| 1 | 1 | Covered | T172,T390,T389 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T172,T390,T389 |
| 1 | 1 | Covered | T45,T48,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119873058 |
205 |
0 |
0 |
| T45 |
435942 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
42544 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
6 |
0 |
0 |
| T173 |
0 |
1 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
1 |
0 |
0 |
| T389 |
0 |
9 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T395 |
52985 |
0 |
0 |
0 |
| T396 |
41050 |
0 |
0 |
0 |
| T397 |
546978 |
0 |
0 |
0 |
| T398 |
53838 |
0 |
0 |
0 |
| T399 |
84771 |
0 |
0 |
0 |
| T400 |
125550 |
0 |
0 |
0 |
| T401 |
47675 |
0 |
0 |
0 |
| T402 |
38873 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1517884 |
205 |
0 |
0 |
| T45 |
3886 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
905 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
6 |
0 |
0 |
| T173 |
0 |
1 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
1 |
0 |
0 |
| T389 |
0 |
9 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T395 |
545 |
0 |
0 |
0 |
| T396 |
671 |
0 |
0 |
0 |
| T397 |
4774 |
0 |
0 |
0 |
| T398 |
902 |
0 |
0 |
0 |
| T399 |
943 |
0 |
0 |
0 |
| T400 |
1399 |
0 |
0 |
0 |
| T401 |
659 |
0 |
0 |
0 |
| T402 |
616 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T45,T48,T57 |
| 1 | 1 | Covered | T172,T173,T390 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T172,T173,T390 |
| 1 | 1 | Covered | T45,T48,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1517884 |
210 |
0 |
0 |
| T45 |
3886 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
905 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
2 |
0 |
0 |
| T173 |
0 |
3 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
4 |
0 |
0 |
| T389 |
0 |
15 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T395 |
545 |
0 |
0 |
0 |
| T396 |
671 |
0 |
0 |
0 |
| T397 |
4774 |
0 |
0 |
0 |
| T398 |
902 |
0 |
0 |
0 |
| T399 |
943 |
0 |
0 |
0 |
| T400 |
1399 |
0 |
0 |
0 |
| T401 |
659 |
0 |
0 |
0 |
| T402 |
616 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119873058 |
210 |
0 |
0 |
| T45 |
435942 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
42544 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
2 |
0 |
0 |
| T173 |
0 |
3 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
4 |
0 |
0 |
| T389 |
0 |
15 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T395 |
52985 |
0 |
0 |
0 |
| T396 |
41050 |
0 |
0 |
0 |
| T397 |
546978 |
0 |
0 |
0 |
| T398 |
53838 |
0 |
0 |
0 |
| T399 |
84771 |
0 |
0 |
0 |
| T400 |
125550 |
0 |
0 |
0 |
| T401 |
47675 |
0 |
0 |
0 |
| T402 |
38873 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T45,T48,T57 |
| 1 | 1 | Covered | T172,T173,T390 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T172,T173,T390 |
| 1 | 1 | Covered | T45,T48,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119873058 |
210 |
0 |
0 |
| T45 |
435942 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
42544 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
2 |
0 |
0 |
| T173 |
0 |
3 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
4 |
0 |
0 |
| T389 |
0 |
15 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T395 |
52985 |
0 |
0 |
0 |
| T396 |
41050 |
0 |
0 |
0 |
| T397 |
546978 |
0 |
0 |
0 |
| T398 |
53838 |
0 |
0 |
0 |
| T399 |
84771 |
0 |
0 |
0 |
| T400 |
125550 |
0 |
0 |
0 |
| T401 |
47675 |
0 |
0 |
0 |
| T402 |
38873 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1517884 |
210 |
0 |
0 |
| T45 |
3886 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
905 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
2 |
0 |
0 |
| T173 |
0 |
3 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
4 |
0 |
0 |
| T389 |
0 |
15 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T395 |
545 |
0 |
0 |
0 |
| T396 |
671 |
0 |
0 |
0 |
| T397 |
4774 |
0 |
0 |
0 |
| T398 |
902 |
0 |
0 |
0 |
| T399 |
943 |
0 |
0 |
0 |
| T400 |
1399 |
0 |
0 |
0 |
| T401 |
659 |
0 |
0 |
0 |
| T402 |
616 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T45,T48,T57 |
| 1 | 1 | Covered | T173,T390,T360 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T173,T390,T360 |
| 1 | 1 | Covered | T45,T48,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1517884 |
193 |
0 |
0 |
| T45 |
3886 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
905 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T173 |
0 |
19 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
10 |
0 |
0 |
| T389 |
0 |
7 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T393 |
0 |
1 |
0 |
0 |
| T395 |
545 |
0 |
0 |
0 |
| T396 |
671 |
0 |
0 |
0 |
| T397 |
4774 |
0 |
0 |
0 |
| T398 |
902 |
0 |
0 |
0 |
| T399 |
943 |
0 |
0 |
0 |
| T400 |
1399 |
0 |
0 |
0 |
| T401 |
659 |
0 |
0 |
0 |
| T402 |
616 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119873058 |
193 |
0 |
0 |
| T45 |
435942 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
42544 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T173 |
0 |
19 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
10 |
0 |
0 |
| T389 |
0 |
7 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T393 |
0 |
1 |
0 |
0 |
| T395 |
52985 |
0 |
0 |
0 |
| T396 |
41050 |
0 |
0 |
0 |
| T397 |
546978 |
0 |
0 |
0 |
| T398 |
53838 |
0 |
0 |
0 |
| T399 |
84771 |
0 |
0 |
0 |
| T400 |
125550 |
0 |
0 |
0 |
| T401 |
47675 |
0 |
0 |
0 |
| T402 |
38873 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T45,T48,T57 |
| 1 | 1 | Covered | T173,T390,T360 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T45,T48,T57 |
| 1 | 0 | Covered | T173,T390,T360 |
| 1 | 1 | Covered | T45,T48,T57 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119873058 |
193 |
0 |
0 |
| T45 |
435942 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
42544 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T173 |
0 |
19 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
10 |
0 |
0 |
| T389 |
0 |
7 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T393 |
0 |
1 |
0 |
0 |
| T395 |
52985 |
0 |
0 |
0 |
| T396 |
41050 |
0 |
0 |
0 |
| T397 |
546978 |
0 |
0 |
0 |
| T398 |
53838 |
0 |
0 |
0 |
| T399 |
84771 |
0 |
0 |
0 |
| T400 |
125550 |
0 |
0 |
0 |
| T401 |
47675 |
0 |
0 |
0 |
| T402 |
38873 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1517884 |
193 |
0 |
0 |
| T45 |
3886 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T61 |
905 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T173 |
0 |
19 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
10 |
0 |
0 |
| T389 |
0 |
7 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T392 |
0 |
1 |
0 |
0 |
| T393 |
0 |
1 |
0 |
0 |
| T395 |
545 |
0 |
0 |
0 |
| T396 |
671 |
0 |
0 |
0 |
| T397 |
4774 |
0 |
0 |
0 |
| T398 |
902 |
0 |
0 |
0 |
| T399 |
943 |
0 |
0 |
0 |
| T400 |
1399 |
0 |
0 |
0 |
| T401 |
659 |
0 |
0 |
0 |
| T402 |
616 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T29,T46,T47 |
| 1 | 0 | Covered | T29,T46,T47 |
| 1 | 1 | Covered | T172,T173,T390 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T29,T46,T47 |
| 1 | 0 | Covered | T172,T173,T390 |
| 1 | 1 | Covered | T29,T46,T47 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1517884 |
177 |
0 |
0 |
| T9 |
1413 |
0 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T46 |
855 |
1 |
0 |
0 |
| T47 |
684 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
8 |
0 |
0 |
| T173 |
0 |
10 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T360 |
0 |
3 |
0 |
0 |
| T382 |
4065 |
0 |
0 |
0 |
| T383 |
510 |
0 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
| T639 |
765 |
0 |
0 |
0 |
| T646 |
870 |
0 |
0 |
0 |
| T681 |
340 |
0 |
0 |
0 |
| T697 |
954 |
0 |
0 |
0 |
| T698 |
406 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
119873058 |
178 |
0 |
0 |
| T5 |
58436 |
0 |
0 |
0 |
| T29 |
41389 |
1 |
0 |
0 |
| T36 |
119233 |
0 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T46 |
0 |
1 |
0 |
0 |
| T47 |
0 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T65 |
56052 |
0 |
0 |
0 |
| T66 |
66165 |
0 |
0 |
0 |
| T109 |
79868 |
0 |
0 |
0 |
| T131 |
50998 |
0 |
0 |
0 |
| T144 |
71273 |
0 |
0 |
0 |
| T166 |
25114 |
0 |
0 |
0 |
| T171 |
0 |
1 |
0 |
0 |
| T172 |
0 |
8 |
0 |
0 |
| T173 |
0 |
10 |
0 |
0 |
| T359 |
0 |
1 |
0 |
0 |
| T366 |
24162 |
0 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |