Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T13,T25,T43 |
1 | 0 | Covered | T13,T25,T43 |
1 | 1 | Covered | T13,T25,T42 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T13,T25,T43 |
1 | 0 | Covered | T13,T25,T42 |
1 | 1 | Covered | T13,T25,T43 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
103 |
0 |
0 |
T13 |
47796 |
12 |
0 |
0 |
T14 |
275019 |
0 |
0 |
0 |
T25 |
0 |
9 |
0 |
0 |
T42 |
39545 |
6 |
0 |
0 |
T43 |
0 |
1 |
0 |
0 |
T44 |
240934 |
49 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
T46 |
0 |
6 |
0 |
0 |
T47 |
0 |
6 |
0 |
0 |
T48 |
0 |
10 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T78 |
35734 |
0 |
0 |
0 |
T98 |
45280 |
0 |
0 |
0 |
T99 |
40960 |
0 |
0 |
0 |
T100 |
91300 |
0 |
0 |
0 |
T101 |
36224 |
0 |
0 |
0 |
T102 |
37680 |
0 |
0 |
0 |
T103 |
516581 |
0 |
0 |
0 |
T104 |
26610 |
0 |
0 |
0 |
T105 |
23962 |
0 |
0 |
0 |
T124 |
21927 |
0 |
0 |
0 |
T203 |
35819 |
0 |
0 |
0 |
T222 |
227753 |
0 |
0 |
0 |
T319 |
42224 |
0 |
0 |
0 |
T340 |
112211 |
0 |
0 |
0 |
T400 |
120602 |
0 |
0 |
0 |
T401 |
60105 |
0 |
0 |
0 |
T402 |
41065 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
110 |
0 |
0 |
T13 |
93402 |
13 |
0 |
0 |
T14 |
542820 |
0 |
0 |
0 |
T25 |
0 |
10 |
0 |
0 |
T42 |
39545 |
7 |
0 |
0 |
T43 |
0 |
2 |
0 |
0 |
T44 |
2253 |
49 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
T46 |
0 |
7 |
0 |
0 |
T47 |
0 |
7 |
0 |
0 |
T48 |
0 |
11 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T78 |
35734 |
0 |
0 |
0 |
T98 |
88793 |
0 |
0 |
0 |
T99 |
80081 |
0 |
0 |
0 |
T100 |
179594 |
0 |
0 |
0 |
T101 |
70282 |
0 |
0 |
0 |
T102 |
73881 |
0 |
0 |
0 |
T103 |
1019734 |
0 |
0 |
0 |
T104 |
51705 |
0 |
0 |
0 |
T105 |
46460 |
0 |
0 |
0 |
T124 |
21927 |
0 |
0 |
0 |
T203 |
35819 |
0 |
0 |
0 |
T222 |
227753 |
0 |
0 |
0 |
T319 |
42224 |
0 |
0 |
0 |
T340 |
112211 |
0 |
0 |
0 |
T400 |
120602 |
0 |
0 |
0 |
T401 |
60105 |
0 |
0 |
0 |
T402 |
41065 |
0 |
0 |
0 |