Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
87.42 96.47 89.29 87.72 100.00 63.64 u_rv_core_ibex


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00



Module Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
91.67 100.00 66.67 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
96.15 100.00 84.62 100.00 100.00 u_edn_if


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_prim_sync_reqack 91.67 100.00 66.67 100.00 100.00

Line Coverage for Module : prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Module : prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 805774386 3725 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 805774386 3725 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 805774386 3725 0 0
T2 356036 1 0 0
T3 202622 2 0 0
T4 104946 9 0 0
T20 175818 2 0 0
T33 278985 2 0 0
T50 342668 1 0 0
T51 362939 2 0 0
T52 133394 0 0 0
T67 182258 1 0 0
T81 73338 1 0 0
T125 525703 0 0 0
T140 339753 1 0 0
T151 95992 0 0 0
T169 207026 0 0 0
T188 36050 0 0 0
T200 80879 4 0 0
T201 0 4 0 0
T202 0 4 0 0
T285 0 3 0 0
T286 0 6 0 0
T287 0 9 0 0
T288 280080 0 0 0
T289 543120 0 0 0
T290 280537 0 0 0
T291 375471 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 805774386 3725 0 0
T2 356036 1 0 0
T3 202622 2 0 0
T4 104946 9 0 0
T20 175818 2 0 0
T33 278985 2 0 0
T50 342668 1 0 0
T51 362939 2 0 0
T52 133394 0 0 0
T67 182258 1 0 0
T81 73338 1 0 0
T125 525703 0 0 0
T140 339753 1 0 0
T151 95992 0 0 0
T169 207026 0 0 0
T188 36050 0 0 0
T200 80879 4 0 0
T201 0 4 0 0
T202 0 4 0 0
T285 0 3 0 0
T286 0 6 0 0
T287 0 9 0 0
T288 280080 0 0 0
T289 543120 0 0 0
T290 280537 0 0 0
T291 375471 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 402887193 30 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 402887193 30 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 402887193 30 0 0
T52 133394 0 0 0
T125 525703 0 0 0
T151 95992 0 0 0
T169 207026 0 0 0
T188 36050 0 0 0
T200 80879 4 0 0
T201 0 4 0 0
T202 0 4 0 0
T285 0 3 0 0
T286 0 6 0 0
T287 0 9 0 0
T288 280080 0 0 0
T289 543120 0 0 0
T290 280537 0 0 0
T291 375471 0 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 402887193 30 0 0
T52 133394 0 0 0
T125 525703 0 0 0
T151 95992 0 0 0
T169 207026 0 0 0
T188 36050 0 0 0
T200 80879 4 0 0
T201 0 4 0 0
T202 0 4 0 0
T285 0 3 0 0
T286 0 6 0 0
T287 0 9 0 0
T288 280080 0 0 0
T289 543120 0 0 0
T290 280537 0 0 0
T291 375471 0 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
Line No.TotalCoveredPercent
TOTAL11100.00
CONT_ASSIGN9311100.00
CONT_ASSIGN15300
CONT_ASSIGN15600
ALWAYS15900
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_sync_reqack_data.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
93 1 1
153 unreachable
156 unreachable
159 unreachable
160 unreachable
162 unreachable


Assert Coverage for Instance : tb.dut.top_earlgrey.u_rv_core_ibex.u_edn_if.u_prim_sync_reqack_data
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 2 2 100.00 2 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 2 2 100.00 2 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA 402887193 3695 0 0
gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB 402887193 3695 0 0


gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcA
NameAttemptsReal SuccessesFailuresIncomplete
Total 402887193 3695 0 0
T2 356036 1 0 0
T3 202622 2 0 0
T4 104946 9 0 0
T20 175818 2 0 0
T33 278985 2 0 0
T50 342668 1 0 0
T51 362939 2 0 0
T67 182258 1 0 0
T81 73338 1 0 0
T140 339753 1 0 0

gen_assert_data_dst2src.SyncReqAckDataHoldDst2SrcB
NameAttemptsReal SuccessesFailuresIncomplete
Total 402887193 3695 0 0
T2 356036 1 0 0
T3 202622 2 0 0
T4 104946 9 0 0
T20 175818 2 0 0
T33 278985 2 0 0
T50 342668 1 0 0
T51 362939 2 0 0
T67 182258 1 0 0
T81 73338 1 0 0
T140 339753 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%