Line Coverage for Instance : tb.dut.top_earlgrey.u_rv_plic.u_reg.u_prim_reg_we_check.u_prim_buf.gen_generic.u_impl_generic
| Line No. | Total | Covered | Percent |
TOTAL | | 2 | 0 | 0.00 |
CONT_ASSIGN | 15 | 1 | 0 | 0.00 |
CONT_ASSIGN | 16 | 1 | 0 | 0.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_generic_buf_0/rtl/prim_generic_buf.sv' or '../src/lowrisc_prim_generic_buf_0/rtl/prim_generic_buf.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
15 |
0 |
1 |
16 |
0 |
1 |
0% |
10% |
20% |
30% |
40% |
50% |
60% |
70% |
80% |
90% |
100% |