dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
44.06 45.45 30.77 50.00 50.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
51.11 68.00 28.12 83.33 25.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
40.97 85.95 42.92 35.00 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 51.82 80.00 27.27 100.00 0.00
u_src_to_dst_req 54.33 92.31 25.00 100.00 0.00


Module Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
44.06 45.45 30.77 50.00 50.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
51.11 68.00 28.12 83.33 25.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
40.97 85.95 42.92 35.00 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 51.82 80.00 27.27 100.00 0.00
u_src_to_dst_req 54.33 92.31 25.00 100.00 0.00


Module Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
44.06 45.45 30.77 50.00 50.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
51.11 68.00 28.12 83.33 25.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
40.97 85.95 42.92 35.00 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 51.82 80.00 27.27 100.00 0.00
u_src_to_dst_req 54.33 92.31 25.00 100.00 0.00


Module Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
44.06 45.45 30.77 50.00 50.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
51.11 68.00 28.12 83.33 25.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
40.97 85.95 42.92 35.00 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 51.82 80.00 27.27 100.00 0.00
u_src_to_dst_req 54.33 92.31 25.00 100.00 0.00


Module Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
44.06 45.45 30.77 50.00 50.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
51.11 68.00 28.12 83.33 25.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
40.97 85.95 42.92 35.00 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 51.82 80.00 27.27 100.00 0.00
u_src_to_dst_req 54.33 92.31 25.00 100.00 0.00


Module Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
44.06 45.45 30.77 50.00 50.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
51.11 68.00 28.12 83.33 25.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
40.97 85.95 42.92 35.00 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 51.82 80.00 27.27 100.00 0.00
u_src_to_dst_req 54.33 92.31 25.00 100.00 0.00


Module Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
44.06 45.45 30.77 50.00 50.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
51.11 68.00 28.12 83.33 25.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
40.97 85.95 42.92 35.00 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 51.82 80.00 27.27 100.00 0.00
u_src_to_dst_req 54.33 92.31 25.00 100.00 0.00


Module Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
44.06 45.45 30.77 50.00 50.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
51.11 68.00 28.12 83.33 25.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
40.97 85.95 42.92 35.00 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 51.82 80.00 27.27 100.00 0.00
u_src_to_dst_req 54.33 92.31 25.00 100.00 0.00


Module Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
45.45 45.45 36.36 50.00 50.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
51.58 68.00 30.00 83.33 25.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
40.97 85.95 42.92 35.00 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 51.82 80.00 27.27 100.00 0.00
u_src_to_dst_req 54.33 92.31 25.00 100.00 0.00


Module Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
45.45 45.45 36.36 50.00 50.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
51.58 68.00 30.00 83.33 25.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
40.97 85.95 42.92 35.00 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 51.82 80.00 27.27 100.00 0.00
u_src_to_dst_req 54.33 92.31 25.00 100.00 0.00


Module Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
45.45 45.45 36.36 50.00 50.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
51.58 68.00 30.00 83.33 25.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
40.97 85.95 42.92 35.00 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 51.82 80.00 27.27 100.00 0.00
u_src_to_dst_req 54.33 92.31 25.00 100.00 0.00


Module Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
45.45 45.45 36.36 50.00 50.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
51.58 68.00 30.00 83.33 25.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
40.97 85.95 42.92 35.00 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 51.82 80.00 27.27 100.00 0.00
u_src_to_dst_req 54.33 92.31 25.00 100.00 0.00


Module Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
45.45 45.45 36.36 50.00 50.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
51.58 68.00 30.00 83.33 25.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
40.97 85.95 42.92 35.00 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 51.82 80.00 27.27 100.00 0.00
u_src_to_dst_req 54.33 92.31 25.00 100.00 0.00


Module Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
45.45 45.45 36.36 50.00 50.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
51.58 68.00 30.00 83.33 25.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
40.97 85.95 42.92 35.00 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 51.82 80.00 27.27 100.00 0.00
u_src_to_dst_req 54.33 92.31 25.00 100.00 0.00


Module Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
45.45 45.45 36.36 50.00 50.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
51.58 68.00 30.00 83.33 25.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
40.97 85.95 42.92 35.00 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 51.82 80.00 27.27 100.00 0.00
u_src_to_dst_req 54.33 92.31 25.00 100.00 0.00


Module Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
45.45 45.45 36.36 50.00 50.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
51.58 68.00 30.00 83.33 25.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
40.97 85.95 42.92 35.00 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 51.82 80.00 27.27 100.00 0.00
u_src_to_dst_req 54.33 92.31 25.00 100.00 0.00


Module Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
45.45 45.45 36.36 50.00 50.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
51.58 68.00 30.00 83.33 25.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
40.97 85.95 42.92 35.00 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 51.82 80.00 27.27 100.00 0.00
u_src_to_dst_req 54.33 92.31 25.00 100.00 0.00


Module Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
45.45 45.45 36.36 50.00 50.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
51.58 68.00 30.00 83.33 25.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
40.97 85.95 42.92 35.00 0.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 51.82 80.00 27.27 100.00 0.00
u_src_to_dst_req 54.33 92.31 25.00 100.00 0.00

Go back
Module Instances:
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
Line No.TotalCoveredPercent
TOTAL221045.45
CONT_ASSIGN54100.00
ALWAYS606466.67
CONT_ASSIGN74100.00
CONT_ASSIGN98100.00
ALWAYS1049555.56
CONT_ASSIGN13911100.00
CONT_ASSIGN144100.00
CONT_ASSIGN145100.00
CONT_ASSIGN187100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
54 0 1
60 1 1
61 1 1
62 1 1
63 0 1
64 1 1
65 0 1
MISSING_ELSE
74 0 1
98 0 1
104 1 1
105 1 1
106 1 1
107 1 1
112 0 1
113 0 1
114 1 1
123 0 1
124 0 1
MISSING_ELSE
139 1 1
144 0 1
145 0 1
187 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
TotalCoveredPercent
Conditions13430.77
Logical13430.77
Non-Logical00
Event00

 LINE       54
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       98
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       112
 EXPRESSION (src_wd_i & BitMask)
             ----1---   ---2---
-1--2-StatusTests
0-Not Covered
1-Not Covered

 LINE       114
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       114
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10Not Covered
11Not Covered

 LINE       114
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11Unreachable

Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
Line No.TotalCoveredPercent
Branches 8 4 50.00
IF 60 4 2 50.00
IF 104 4 2 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 60 if ((!rst_src_ni)) -2-: 62 if (src_req) -3-: 64 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 104 if ((!rst_src_ni)) -2-: 107 if (src_req) -3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 2 50.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 2 50.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 102433 0 0 0
DstReqKnown_A 3531 1284 0 0
SrcAckBusyChk_A 102433 0 0 0
SrcBusyKnown_A 102433 92966 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 0 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3531 1284 0 0
T1 346 120 0 0
T2 349 125 0 0
T3 369 147 0 0
T4 304 79 0 0
T5 303 79 0 0
T6 372 146 0 0
T7 333 107 0 0
T8 347 124 0 0
T9 380 156 0 0
T10 428 201 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 0 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 92966 0 0
T1 10179 9273 0 0
T2 10337 9417 0 0
T3 10004 9306 0 0
T4 10694 9316 0 0
T5 10719 9316 0 0
T6 10094 9317 0 0
T7 10199 9194 0 0
T8 10401 9393 0 0
T9 9759 9052 0 0
T10 10047 9382 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
Line No.TotalCoveredPercent
TOTAL221045.45
CONT_ASSIGN54100.00
ALWAYS606466.67
CONT_ASSIGN74100.00
CONT_ASSIGN98100.00
ALWAYS1049555.56
CONT_ASSIGN13911100.00
CONT_ASSIGN144100.00
CONT_ASSIGN145100.00
CONT_ASSIGN187100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
54 0 1
60 1 1
61 1 1
62 1 1
63 0 1
64 1 1
65 0 1
MISSING_ELSE
74 0 1
98 0 1
104 1 1
105 1 1
106 1 1
107 1 1
112 0 1
113 0 1
114 1 1
123 0 1
124 0 1
MISSING_ELSE
139 1 1
144 0 1
145 0 1
187 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
TotalCoveredPercent
Conditions13430.77
Logical13430.77
Non-Logical00
Event00

 LINE       54
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       98
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       112
 EXPRESSION (src_wd_i & BitMask)
             ----1---   ---2---
-1--2-StatusTests
0-Not Covered
1-Not Covered

 LINE       114
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       114
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10Not Covered
11Not Covered

 LINE       114
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11Unreachable

Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
Line No.TotalCoveredPercent
Branches 8 4 50.00
IF 60 4 2 50.00
IF 104 4 2 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 60 if ((!rst_src_ni)) -2-: 62 if (src_req) -3-: 64 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 104 if ((!rst_src_ni)) -2-: 107 if (src_req) -3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 2 50.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 2 50.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 102433 0 0 0
DstReqKnown_A 3531 1284 0 0
SrcAckBusyChk_A 102433 0 0 0
SrcBusyKnown_A 102433 92966 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 0 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3531 1284 0 0
T1 346 120 0 0
T2 349 125 0 0
T3 369 147 0 0
T4 304 79 0 0
T5 303 79 0 0
T6 372 146 0 0
T7 333 107 0 0
T8 347 124 0 0
T9 380 156 0 0
T10 428 201 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 0 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 92966 0 0
T1 10179 9273 0 0
T2 10337 9417 0 0
T3 10004 9306 0 0
T4 10694 9316 0 0
T5 10719 9316 0 0
T6 10094 9317 0 0
T7 10199 9194 0 0
T8 10401 9393 0 0
T9 9759 9052 0 0
T10 10047 9382 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
Line No.TotalCoveredPercent
TOTAL221045.45
CONT_ASSIGN54100.00
ALWAYS606466.67
CONT_ASSIGN74100.00
CONT_ASSIGN98100.00
ALWAYS1049555.56
CONT_ASSIGN13911100.00
CONT_ASSIGN144100.00
CONT_ASSIGN145100.00
CONT_ASSIGN187100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
54 0 1
60 1 1
61 1 1
62 1 1
63 0 1
64 1 1
65 0 1
MISSING_ELSE
74 0 1
98 0 1
104 1 1
105 1 1
106 1 1
107 1 1
112 0 1
113 0 1
114 1 1
123 0 1
124 0 1
MISSING_ELSE
139 1 1
144 0 1
145 0 1
187 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
TotalCoveredPercent
Conditions13430.77
Logical13430.77
Non-Logical00
Event00

 LINE       54
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       98
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       112
 EXPRESSION (src_wd_i & BitMask)
             ----1---   ---2---
-1--2-StatusTests
0-Not Covered
1-Not Covered

 LINE       114
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       114
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10Not Covered
11Not Covered

 LINE       114
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11Unreachable

Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
Line No.TotalCoveredPercent
Branches 8 4 50.00
IF 60 4 2 50.00
IF 104 4 2 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 60 if ((!rst_src_ni)) -2-: 62 if (src_req) -3-: 64 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 104 if ((!rst_src_ni)) -2-: 107 if (src_req) -3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 2 50.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 2 50.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 102433 0 0 0
DstReqKnown_A 3531 1284 0 0
SrcAckBusyChk_A 102433 0 0 0
SrcBusyKnown_A 102433 92966 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 0 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3531 1284 0 0
T1 346 120 0 0
T2 349 125 0 0
T3 369 147 0 0
T4 304 79 0 0
T5 303 79 0 0
T6 372 146 0 0
T7 333 107 0 0
T8 347 124 0 0
T9 380 156 0 0
T10 428 201 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 0 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 92966 0 0
T1 10179 9273 0 0
T2 10337 9417 0 0
T3 10004 9306 0 0
T4 10694 9316 0 0
T5 10719 9316 0 0
T6 10094 9317 0 0
T7 10199 9194 0 0
T8 10401 9393 0 0
T9 9759 9052 0 0
T10 10047 9382 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
Line No.TotalCoveredPercent
TOTAL221045.45
CONT_ASSIGN54100.00
ALWAYS606466.67
CONT_ASSIGN74100.00
CONT_ASSIGN98100.00
ALWAYS1049555.56
CONT_ASSIGN13911100.00
CONT_ASSIGN144100.00
CONT_ASSIGN145100.00
CONT_ASSIGN187100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
54 0 1
60 1 1
61 1 1
62 1 1
63 0 1
64 1 1
65 0 1
MISSING_ELSE
74 0 1
98 0 1
104 1 1
105 1 1
106 1 1
107 1 1
112 0 1
113 0 1
114 1 1
123 0 1
124 0 1
MISSING_ELSE
139 1 1
144 0 1
145 0 1
187 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
TotalCoveredPercent
Conditions13430.77
Logical13430.77
Non-Logical00
Event00

 LINE       54
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       98
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       112
 EXPRESSION (src_wd_i & BitMask)
             ----1---   ---2---
-1--2-StatusTests
0-Not Covered
1-Not Covered

 LINE       114
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       114
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10Not Covered
11Not Covered

 LINE       114
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11Unreachable

Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
Line No.TotalCoveredPercent
Branches 8 4 50.00
IF 60 4 2 50.00
IF 104 4 2 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 60 if ((!rst_src_ni)) -2-: 62 if (src_req) -3-: 64 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 104 if ((!rst_src_ni)) -2-: 107 if (src_req) -3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 2 50.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 2 50.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 102433 0 0 0
DstReqKnown_A 3531 1284 0 0
SrcAckBusyChk_A 102433 0 0 0
SrcBusyKnown_A 102433 92966 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 0 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3531 1284 0 0
T1 346 120 0 0
T2 349 125 0 0
T3 369 147 0 0
T4 304 79 0 0
T5 303 79 0 0
T6 372 146 0 0
T7 333 107 0 0
T8 347 124 0 0
T9 380 156 0 0
T10 428 201 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 0 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 92966 0 0
T1 10179 9273 0 0
T2 10337 9417 0 0
T3 10004 9306 0 0
T4 10694 9316 0 0
T5 10719 9316 0 0
T6 10094 9317 0 0
T7 10199 9194 0 0
T8 10401 9393 0 0
T9 9759 9052 0 0
T10 10047 9382 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
Line No.TotalCoveredPercent
TOTAL221045.45
CONT_ASSIGN54100.00
ALWAYS606466.67
CONT_ASSIGN74100.00
CONT_ASSIGN98100.00
ALWAYS1049555.56
CONT_ASSIGN13911100.00
CONT_ASSIGN144100.00
CONT_ASSIGN145100.00
CONT_ASSIGN187100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
54 0 1
60 1 1
61 1 1
62 1 1
63 0 1
64 1 1
65 0 1
MISSING_ELSE
74 0 1
98 0 1
104 1 1
105 1 1
106 1 1
107 1 1
112 0 1
113 0 1
114 1 1
123 0 1
124 0 1
MISSING_ELSE
139 1 1
144 0 1
145 0 1
187 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
TotalCoveredPercent
Conditions13430.77
Logical13430.77
Non-Logical00
Event00

 LINE       54
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       98
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       112
 EXPRESSION (src_wd_i & BitMask)
             ----1---   ---2---
-1--2-StatusTests
0-Not Covered
1-Not Covered

 LINE       114
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       114
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10Not Covered
11Not Covered

 LINE       114
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11Unreachable

Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
Line No.TotalCoveredPercent
Branches 8 4 50.00
IF 60 4 2 50.00
IF 104 4 2 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 60 if ((!rst_src_ni)) -2-: 62 if (src_req) -3-: 64 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 104 if ((!rst_src_ni)) -2-: 107 if (src_req) -3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 2 50.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 2 50.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 102433 0 0 0
DstReqKnown_A 3531 1284 0 0
SrcAckBusyChk_A 102433 0 0 0
SrcBusyKnown_A 102433 92966 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 0 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3531 1284 0 0
T1 346 120 0 0
T2 349 125 0 0
T3 369 147 0 0
T4 304 79 0 0
T5 303 79 0 0
T6 372 146 0 0
T7 333 107 0 0
T8 347 124 0 0
T9 380 156 0 0
T10 428 201 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 0 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 92966 0 0
T1 10179 9273 0 0
T2 10337 9417 0 0
T3 10004 9306 0 0
T4 10694 9316 0 0
T5 10719 9316 0 0
T6 10094 9317 0 0
T7 10199 9194 0 0
T8 10401 9393 0 0
T9 9759 9052 0 0
T10 10047 9382 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
Line No.TotalCoveredPercent
TOTAL221045.45
CONT_ASSIGN54100.00
ALWAYS606466.67
CONT_ASSIGN74100.00
CONT_ASSIGN98100.00
ALWAYS1049555.56
CONT_ASSIGN13911100.00
CONT_ASSIGN144100.00
CONT_ASSIGN145100.00
CONT_ASSIGN187100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
54 0 1
60 1 1
61 1 1
62 1 1
63 0 1
64 1 1
65 0 1
MISSING_ELSE
74 0 1
98 0 1
104 1 1
105 1 1
106 1 1
107 1 1
112 0 1
113 0 1
114 1 1
123 0 1
124 0 1
MISSING_ELSE
139 1 1
144 0 1
145 0 1
187 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
TotalCoveredPercent
Conditions13430.77
Logical13430.77
Non-Logical00
Event00

 LINE       54
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       98
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       112
 EXPRESSION (src_wd_i & BitMask)
             ----1---   ---2---
-1--2-StatusTests
0-Not Covered
1-Not Covered

 LINE       114
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       114
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10Not Covered
11Not Covered

 LINE       114
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11Unreachable

Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
Line No.TotalCoveredPercent
Branches 8 4 50.00
IF 60 4 2 50.00
IF 104 4 2 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 60 if ((!rst_src_ni)) -2-: 62 if (src_req) -3-: 64 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 104 if ((!rst_src_ni)) -2-: 107 if (src_req) -3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 2 50.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 2 50.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 102433 0 0 0
DstReqKnown_A 3531 1284 0 0
SrcAckBusyChk_A 102433 0 0 0
SrcBusyKnown_A 102433 92966 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 0 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3531 1284 0 0
T1 346 120 0 0
T2 349 125 0 0
T3 369 147 0 0
T4 304 79 0 0
T5 303 79 0 0
T6 372 146 0 0
T7 333 107 0 0
T8 347 124 0 0
T9 380 156 0 0
T10 428 201 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 0 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 92966 0 0
T1 10179 9273 0 0
T2 10337 9417 0 0
T3 10004 9306 0 0
T4 10694 9316 0 0
T5 10719 9316 0 0
T6 10094 9317 0 0
T7 10199 9194 0 0
T8 10401 9393 0 0
T9 9759 9052 0 0
T10 10047 9382 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
Line No.TotalCoveredPercent
TOTAL221045.45
CONT_ASSIGN54100.00
ALWAYS606466.67
CONT_ASSIGN74100.00
CONT_ASSIGN98100.00
ALWAYS1049555.56
CONT_ASSIGN13911100.00
CONT_ASSIGN144100.00
CONT_ASSIGN145100.00
CONT_ASSIGN187100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
54 0 1
60 1 1
61 1 1
62 1 1
63 0 1
64 1 1
65 0 1
MISSING_ELSE
74 0 1
98 0 1
104 1 1
105 1 1
106 1 1
107 1 1
112 0 1
113 0 1
114 1 1
123 0 1
124 0 1
MISSING_ELSE
139 1 1
144 0 1
145 0 1
187 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
TotalCoveredPercent
Conditions13430.77
Logical13430.77
Non-Logical00
Event00

 LINE       54
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       98
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       112
 EXPRESSION (src_wd_i & BitMask)
             ----1---   ---2---
-1--2-StatusTests
0-Not Covered
1-Not Covered

 LINE       114
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       114
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10Not Covered
11Not Covered

 LINE       114
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11Unreachable

Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
Line No.TotalCoveredPercent
Branches 8 4 50.00
IF 60 4 2 50.00
IF 104 4 2 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 60 if ((!rst_src_ni)) -2-: 62 if (src_req) -3-: 64 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 104 if ((!rst_src_ni)) -2-: 107 if (src_req) -3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 2 50.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 2 50.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 102433 0 0 0
DstReqKnown_A 3531 1284 0 0
SrcAckBusyChk_A 102433 0 0 0
SrcBusyKnown_A 102433 92966 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 0 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3531 1284 0 0
T1 346 120 0 0
T2 349 125 0 0
T3 369 147 0 0
T4 304 79 0 0
T5 303 79 0 0
T6 372 146 0 0
T7 333 107 0 0
T8 347 124 0 0
T9 380 156 0 0
T10 428 201 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 0 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 92966 0 0
T1 10179 9273 0 0
T2 10337 9417 0 0
T3 10004 9306 0 0
T4 10694 9316 0 0
T5 10719 9316 0 0
T6 10094 9317 0 0
T7 10199 9194 0 0
T8 10401 9393 0 0
T9 9759 9052 0 0
T10 10047 9382 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
Line No.TotalCoveredPercent
TOTAL221045.45
CONT_ASSIGN54100.00
ALWAYS606466.67
CONT_ASSIGN74100.00
CONT_ASSIGN98100.00
ALWAYS1049555.56
CONT_ASSIGN13911100.00
CONT_ASSIGN144100.00
CONT_ASSIGN145100.00
CONT_ASSIGN187100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
54 0 1
60 1 1
61 1 1
62 1 1
63 0 1
64 1 1
65 0 1
MISSING_ELSE
74 0 1
98 0 1
104 1 1
105 1 1
106 1 1
107 1 1
112 0 1
113 0 1
114 1 1
123 0 1
124 0 1
MISSING_ELSE
139 1 1
144 0 1
145 0 1
187 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
TotalCoveredPercent
Conditions13430.77
Logical13430.77
Non-Logical00
Event00

 LINE       54
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       98
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       112
 EXPRESSION (src_wd_i & BitMask)
             ----1---   ---2---
-1--2-StatusTests
0-Not Covered
1-Not Covered

 LINE       114
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       114
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10Not Covered
11Not Covered

 LINE       114
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11Unreachable

Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
Line No.TotalCoveredPercent
Branches 8 4 50.00
IF 60 4 2 50.00
IF 104 4 2 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 60 if ((!rst_src_ni)) -2-: 62 if (src_req) -3-: 64 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 104 if ((!rst_src_ni)) -2-: 107 if (src_req) -3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 2 50.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 2 50.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 102433 0 0 0
DstReqKnown_A 3531 1284 0 0
SrcAckBusyChk_A 102433 0 0 0
SrcBusyKnown_A 102433 92966 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 0 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3531 1284 0 0
T1 346 120 0 0
T2 349 125 0 0
T3 369 147 0 0
T4 304 79 0 0
T5 303 79 0 0
T6 372 146 0 0
T7 333 107 0 0
T8 347 124 0 0
T9 380 156 0 0
T10 428 201 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 0 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 92966 0 0
T1 10179 9273 0 0
T2 10337 9417 0 0
T3 10004 9306 0 0
T4 10694 9316 0 0
T5 10719 9316 0 0
T6 10094 9317 0 0
T7 10199 9194 0 0
T8 10401 9393 0 0
T9 9759 9052 0 0
T10 10047 9382 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
Line No.TotalCoveredPercent
TOTAL221045.45
CONT_ASSIGN54100.00
ALWAYS606466.67
CONT_ASSIGN74100.00
CONT_ASSIGN98100.00
ALWAYS1049555.56
CONT_ASSIGN13911100.00
CONT_ASSIGN144100.00
CONT_ASSIGN145100.00
CONT_ASSIGN187100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
54 0 1
60 1 1
61 1 1
62 1 1
63 0 1
64 1 1
65 0 1
MISSING_ELSE
74 0 1
98 0 1
104 1 1
105 1 1
106 1 1
107 1 1
112 0 1
113 0 1
114 1 1
123 0 1
124 0 1
MISSING_ELSE
139 1 1
144 0 1
145 0 1
187 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
TotalCoveredPercent
Conditions11436.36
Logical11436.36
Non-Logical00
Event00

 LINE       54
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       98
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       114
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       114
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10Not Covered
11Not Covered

 LINE       114
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11Unreachable

Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
Line No.TotalCoveredPercent
Branches 8 4 50.00
IF 60 4 2 50.00
IF 104 4 2 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 60 if ((!rst_src_ni)) -2-: 62 if (src_req) -3-: 64 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 104 if ((!rst_src_ni)) -2-: 107 if (src_req) -3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 2 50.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 2 50.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 102433 0 0 0
DstReqKnown_A 3531 1284 0 0
SrcAckBusyChk_A 102433 0 0 0
SrcBusyKnown_A 102433 92966 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 0 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3531 1284 0 0
T1 346 120 0 0
T2 349 125 0 0
T3 369 147 0 0
T4 304 79 0 0
T5 303 79 0 0
T6 372 146 0 0
T7 333 107 0 0
T8 347 124 0 0
T9 380 156 0 0
T10 428 201 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 0 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 92966 0 0
T1 10179 9273 0 0
T2 10337 9417 0 0
T3 10004 9306 0 0
T4 10694 9316 0 0
T5 10719 9316 0 0
T6 10094 9317 0 0
T7 10199 9194 0 0
T8 10401 9393 0 0
T9 9759 9052 0 0
T10 10047 9382 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
Line No.TotalCoveredPercent
TOTAL221045.45
CONT_ASSIGN54100.00
ALWAYS606466.67
CONT_ASSIGN74100.00
CONT_ASSIGN98100.00
ALWAYS1049555.56
CONT_ASSIGN13911100.00
CONT_ASSIGN144100.00
CONT_ASSIGN145100.00
CONT_ASSIGN187100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
54 0 1
60 1 1
61 1 1
62 1 1
63 0 1
64 1 1
65 0 1
MISSING_ELSE
74 0 1
98 0 1
104 1 1
105 1 1
106 1 1
107 1 1
112 0 1
113 0 1
114 1 1
123 0 1
124 0 1
MISSING_ELSE
139 1 1
144 0 1
145 0 1
187 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
TotalCoveredPercent
Conditions11436.36
Logical11436.36
Non-Logical00
Event00

 LINE       54
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       98
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       114
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       114
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10Not Covered
11Not Covered

 LINE       114
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11Unreachable

Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
Line No.TotalCoveredPercent
Branches 8 4 50.00
IF 60 4 2 50.00
IF 104 4 2 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 60 if ((!rst_src_ni)) -2-: 62 if (src_req) -3-: 64 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 104 if ((!rst_src_ni)) -2-: 107 if (src_req) -3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 2 50.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 2 50.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 102433 0 0 0
DstReqKnown_A 3531 1284 0 0
SrcAckBusyChk_A 102433 0 0 0
SrcBusyKnown_A 102433 92966 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 0 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3531 1284 0 0
T1 346 120 0 0
T2 349 125 0 0
T3 369 147 0 0
T4 304 79 0 0
T5 303 79 0 0
T6 372 146 0 0
T7 333 107 0 0
T8 347 124 0 0
T9 380 156 0 0
T10 428 201 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 0 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 92966 0 0
T1 10179 9273 0 0
T2 10337 9417 0 0
T3 10004 9306 0 0
T4 10694 9316 0 0
T5 10719 9316 0 0
T6 10094 9317 0 0
T7 10199 9194 0 0
T8 10401 9393 0 0
T9 9759 9052 0 0
T10 10047 9382 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
Line No.TotalCoveredPercent
TOTAL221045.45
CONT_ASSIGN54100.00
ALWAYS606466.67
CONT_ASSIGN74100.00
CONT_ASSIGN98100.00
ALWAYS1049555.56
CONT_ASSIGN13911100.00
CONT_ASSIGN144100.00
CONT_ASSIGN145100.00
CONT_ASSIGN187100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
54 0 1
60 1 1
61 1 1
62 1 1
63 0 1
64 1 1
65 0 1
MISSING_ELSE
74 0 1
98 0 1
104 1 1
105 1 1
106 1 1
107 1 1
112 0 1
113 0 1
114 1 1
123 0 1
124 0 1
MISSING_ELSE
139 1 1
144 0 1
145 0 1
187 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
TotalCoveredPercent
Conditions11436.36
Logical11436.36
Non-Logical00
Event00

 LINE       54
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       98
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       114
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       114
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10Not Covered
11Not Covered

 LINE       114
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11Unreachable

Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
Line No.TotalCoveredPercent
Branches 8 4 50.00
IF 60 4 2 50.00
IF 104 4 2 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 60 if ((!rst_src_ni)) -2-: 62 if (src_req) -3-: 64 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 104 if ((!rst_src_ni)) -2-: 107 if (src_req) -3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 2 50.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 2 50.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 102433 0 0 0
DstReqKnown_A 3531 1284 0 0
SrcAckBusyChk_A 102433 0 0 0
SrcBusyKnown_A 102433 92966 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 0 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3531 1284 0 0
T1 346 120 0 0
T2 349 125 0 0
T3 369 147 0 0
T4 304 79 0 0
T5 303 79 0 0
T6 372 146 0 0
T7 333 107 0 0
T8 347 124 0 0
T9 380 156 0 0
T10 428 201 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 0 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 92966 0 0
T1 10179 9273 0 0
T2 10337 9417 0 0
T3 10004 9306 0 0
T4 10694 9316 0 0
T5 10719 9316 0 0
T6 10094 9317 0 0
T7 10199 9194 0 0
T8 10401 9393 0 0
T9 9759 9052 0 0
T10 10047 9382 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
Line No.TotalCoveredPercent
TOTAL221045.45
CONT_ASSIGN54100.00
ALWAYS606466.67
CONT_ASSIGN74100.00
CONT_ASSIGN98100.00
ALWAYS1049555.56
CONT_ASSIGN13911100.00
CONT_ASSIGN144100.00
CONT_ASSIGN145100.00
CONT_ASSIGN187100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
54 0 1
60 1 1
61 1 1
62 1 1
63 0 1
64 1 1
65 0 1
MISSING_ELSE
74 0 1
98 0 1
104 1 1
105 1 1
106 1 1
107 1 1
112 0 1
113 0 1
114 1 1
123 0 1
124 0 1
MISSING_ELSE
139 1 1
144 0 1
145 0 1
187 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
TotalCoveredPercent
Conditions11436.36
Logical11436.36
Non-Logical00
Event00

 LINE       54
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       98
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       114
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       114
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10Not Covered
11Not Covered

 LINE       114
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11Unreachable

Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
Line No.TotalCoveredPercent
Branches 8 4 50.00
IF 60 4 2 50.00
IF 104 4 2 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 60 if ((!rst_src_ni)) -2-: 62 if (src_req) -3-: 64 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 104 if ((!rst_src_ni)) -2-: 107 if (src_req) -3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 2 50.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 2 50.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 102433 0 0 0
DstReqKnown_A 3531 1284 0 0
SrcAckBusyChk_A 102433 0 0 0
SrcBusyKnown_A 102433 92966 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 0 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3531 1284 0 0
T1 346 120 0 0
T2 349 125 0 0
T3 369 147 0 0
T4 304 79 0 0
T5 303 79 0 0
T6 372 146 0 0
T7 333 107 0 0
T8 347 124 0 0
T9 380 156 0 0
T10 428 201 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 0 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 92966 0 0
T1 10179 9273 0 0
T2 10337 9417 0 0
T3 10004 9306 0 0
T4 10694 9316 0 0
T5 10719 9316 0 0
T6 10094 9317 0 0
T7 10199 9194 0 0
T8 10401 9393 0 0
T9 9759 9052 0 0
T10 10047 9382 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
Line No.TotalCoveredPercent
TOTAL221045.45
CONT_ASSIGN54100.00
ALWAYS606466.67
CONT_ASSIGN74100.00
CONT_ASSIGN98100.00
ALWAYS1049555.56
CONT_ASSIGN13911100.00
CONT_ASSIGN144100.00
CONT_ASSIGN145100.00
CONT_ASSIGN187100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
54 0 1
60 1 1
61 1 1
62 1 1
63 0 1
64 1 1
65 0 1
MISSING_ELSE
74 0 1
98 0 1
104 1 1
105 1 1
106 1 1
107 1 1
112 0 1
113 0 1
114 1 1
123 0 1
124 0 1
MISSING_ELSE
139 1 1
144 0 1
145 0 1
187 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
TotalCoveredPercent
Conditions11436.36
Logical11436.36
Non-Logical00
Event00

 LINE       54
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       98
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       114
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       114
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10Not Covered
11Not Covered

 LINE       114
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11Unreachable

Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
Line No.TotalCoveredPercent
Branches 8 4 50.00
IF 60 4 2 50.00
IF 104 4 2 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 60 if ((!rst_src_ni)) -2-: 62 if (src_req) -3-: 64 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 104 if ((!rst_src_ni)) -2-: 107 if (src_req) -3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 2 50.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 2 50.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 102433 0 0 0
DstReqKnown_A 3531 1284 0 0
SrcAckBusyChk_A 102433 0 0 0
SrcBusyKnown_A 102433 92966 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 0 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3531 1284 0 0
T1 346 120 0 0
T2 349 125 0 0
T3 369 147 0 0
T4 304 79 0 0
T5 303 79 0 0
T6 372 146 0 0
T7 333 107 0 0
T8 347 124 0 0
T9 380 156 0 0
T10 428 201 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 0 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 92966 0 0
T1 10179 9273 0 0
T2 10337 9417 0 0
T3 10004 9306 0 0
T4 10694 9316 0 0
T5 10719 9316 0 0
T6 10094 9317 0 0
T7 10199 9194 0 0
T8 10401 9393 0 0
T9 9759 9052 0 0
T10 10047 9382 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
Line No.TotalCoveredPercent
TOTAL221045.45
CONT_ASSIGN54100.00
ALWAYS606466.67
CONT_ASSIGN74100.00
CONT_ASSIGN98100.00
ALWAYS1049555.56
CONT_ASSIGN13911100.00
CONT_ASSIGN144100.00
CONT_ASSIGN145100.00
CONT_ASSIGN187100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
54 0 1
60 1 1
61 1 1
62 1 1
63 0 1
64 1 1
65 0 1
MISSING_ELSE
74 0 1
98 0 1
104 1 1
105 1 1
106 1 1
107 1 1
112 0 1
113 0 1
114 1 1
123 0 1
124 0 1
MISSING_ELSE
139 1 1
144 0 1
145 0 1
187 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
TotalCoveredPercent
Conditions11436.36
Logical11436.36
Non-Logical00
Event00

 LINE       54
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       98
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       114
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       114
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10Not Covered
11Not Covered

 LINE       114
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11Unreachable

Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
Line No.TotalCoveredPercent
Branches 8 4 50.00
IF 60 4 2 50.00
IF 104 4 2 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 60 if ((!rst_src_ni)) -2-: 62 if (src_req) -3-: 64 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 104 if ((!rst_src_ni)) -2-: 107 if (src_req) -3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 2 50.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 2 50.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 102433 0 0 0
DstReqKnown_A 3531 1284 0 0
SrcAckBusyChk_A 102433 0 0 0
SrcBusyKnown_A 102433 92966 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 0 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3531 1284 0 0
T1 346 120 0 0
T2 349 125 0 0
T3 369 147 0 0
T4 304 79 0 0
T5 303 79 0 0
T6 372 146 0 0
T7 333 107 0 0
T8 347 124 0 0
T9 380 156 0 0
T10 428 201 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 0 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 92966 0 0
T1 10179 9273 0 0
T2 10337 9417 0 0
T3 10004 9306 0 0
T4 10694 9316 0 0
T5 10719 9316 0 0
T6 10094 9317 0 0
T7 10199 9194 0 0
T8 10401 9393 0 0
T9 9759 9052 0 0
T10 10047 9382 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
Line No.TotalCoveredPercent
TOTAL221045.45
CONT_ASSIGN54100.00
ALWAYS606466.67
CONT_ASSIGN74100.00
CONT_ASSIGN98100.00
ALWAYS1049555.56
CONT_ASSIGN13911100.00
CONT_ASSIGN144100.00
CONT_ASSIGN145100.00
CONT_ASSIGN187100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
54 0 1
60 1 1
61 1 1
62 1 1
63 0 1
64 1 1
65 0 1
MISSING_ELSE
74 0 1
98 0 1
104 1 1
105 1 1
106 1 1
107 1 1
112 0 1
113 0 1
114 1 1
123 0 1
124 0 1
MISSING_ELSE
139 1 1
144 0 1
145 0 1
187 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
TotalCoveredPercent
Conditions11436.36
Logical11436.36
Non-Logical00
Event00

 LINE       54
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       98
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       114
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       114
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10Not Covered
11Not Covered

 LINE       114
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11Unreachable

Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
Line No.TotalCoveredPercent
Branches 8 4 50.00
IF 60 4 2 50.00
IF 104 4 2 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 60 if ((!rst_src_ni)) -2-: 62 if (src_req) -3-: 64 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 104 if ((!rst_src_ni)) -2-: 107 if (src_req) -3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 2 50.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 2 50.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 102433 0 0 0
DstReqKnown_A 3531 1284 0 0
SrcAckBusyChk_A 102433 0 0 0
SrcBusyKnown_A 102433 92966 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 0 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3531 1284 0 0
T1 346 120 0 0
T2 349 125 0 0
T3 369 147 0 0
T4 304 79 0 0
T5 303 79 0 0
T6 372 146 0 0
T7 333 107 0 0
T8 347 124 0 0
T9 380 156 0 0
T10 428 201 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 0 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 92966 0 0
T1 10179 9273 0 0
T2 10337 9417 0 0
T3 10004 9306 0 0
T4 10694 9316 0 0
T5 10719 9316 0 0
T6 10094 9317 0 0
T7 10199 9194 0 0
T8 10401 9393 0 0
T9 9759 9052 0 0
T10 10047 9382 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
Line No.TotalCoveredPercent
TOTAL221045.45
CONT_ASSIGN54100.00
ALWAYS606466.67
CONT_ASSIGN74100.00
CONT_ASSIGN98100.00
ALWAYS1049555.56
CONT_ASSIGN13911100.00
CONT_ASSIGN144100.00
CONT_ASSIGN145100.00
CONT_ASSIGN187100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
54 0 1
60 1 1
61 1 1
62 1 1
63 0 1
64 1 1
65 0 1
MISSING_ELSE
74 0 1
98 0 1
104 1 1
105 1 1
106 1 1
107 1 1
112 0 1
113 0 1
114 1 1
123 0 1
124 0 1
MISSING_ELSE
139 1 1
144 0 1
145 0 1
187 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
TotalCoveredPercent
Conditions11436.36
Logical11436.36
Non-Logical00
Event00

 LINE       54
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       98
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       114
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       114
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10Not Covered
11Not Covered

 LINE       114
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11Unreachable

Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
Line No.TotalCoveredPercent
Branches 8 4 50.00
IF 60 4 2 50.00
IF 104 4 2 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 60 if ((!rst_src_ni)) -2-: 62 if (src_req) -3-: 64 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 104 if ((!rst_src_ni)) -2-: 107 if (src_req) -3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 2 50.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 2 50.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 102433 0 0 0
DstReqKnown_A 3531 1284 0 0
SrcAckBusyChk_A 102433 0 0 0
SrcBusyKnown_A 102433 92966 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 0 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3531 1284 0 0
T1 346 120 0 0
T2 349 125 0 0
T3 369 147 0 0
T4 304 79 0 0
T5 303 79 0 0
T6 372 146 0 0
T7 333 107 0 0
T8 347 124 0 0
T9 380 156 0 0
T10 428 201 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 0 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 92966 0 0
T1 10179 9273 0 0
T2 10337 9417 0 0
T3 10004 9306 0 0
T4 10694 9316 0 0
T5 10719 9316 0 0
T6 10094 9317 0 0
T7 10199 9194 0 0
T8 10401 9393 0 0
T9 9759 9052 0 0
T10 10047 9382 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
Line No.TotalCoveredPercent
TOTAL221045.45
CONT_ASSIGN54100.00
ALWAYS606466.67
CONT_ASSIGN74100.00
CONT_ASSIGN98100.00
ALWAYS1049555.56
CONT_ASSIGN13911100.00
CONT_ASSIGN144100.00
CONT_ASSIGN145100.00
CONT_ASSIGN187100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
54 0 1
60 1 1
61 1 1
62 1 1
63 0 1
64 1 1
65 0 1
MISSING_ELSE
74 0 1
98 0 1
104 1 1
105 1 1
106 1 1
107 1 1
112 0 1
113 0 1
114 1 1
123 0 1
124 0 1
MISSING_ELSE
139 1 1
144 0 1
145 0 1
187 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
TotalCoveredPercent
Conditions11436.36
Logical11436.36
Non-Logical00
Event00

 LINE       54
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       98
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       114
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       114
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10Not Covered
11Not Covered

 LINE       114
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11Unreachable

Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
Line No.TotalCoveredPercent
Branches 8 4 50.00
IF 60 4 2 50.00
IF 104 4 2 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 60 if ((!rst_src_ni)) -2-: 62 if (src_req) -3-: 64 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 104 if ((!rst_src_ni)) -2-: 107 if (src_req) -3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 2 50.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 2 50.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 102433 0 0 0
DstReqKnown_A 3531 1284 0 0
SrcAckBusyChk_A 102433 0 0 0
SrcBusyKnown_A 102433 92966 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 0 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3531 1284 0 0
T1 346 120 0 0
T2 349 125 0 0
T3 369 147 0 0
T4 304 79 0 0
T5 303 79 0 0
T6 372 146 0 0
T7 333 107 0 0
T8 347 124 0 0
T9 380 156 0 0
T10 428 201 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 0 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 92966 0 0
T1 10179 9273 0 0
T2 10337 9417 0 0
T3 10004 9306 0 0
T4 10694 9316 0 0
T5 10719 9316 0 0
T6 10094 9317 0 0
T7 10199 9194 0 0
T8 10401 9393 0 0
T9 9759 9052 0 0
T10 10047 9382 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
Line No.TotalCoveredPercent
TOTAL221045.45
CONT_ASSIGN54100.00
ALWAYS606466.67
CONT_ASSIGN74100.00
CONT_ASSIGN98100.00
ALWAYS1049555.56
CONT_ASSIGN13911100.00
CONT_ASSIGN144100.00
CONT_ASSIGN145100.00
CONT_ASSIGN187100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
54 0 1
60 1 1
61 1 1
62 1 1
63 0 1
64 1 1
65 0 1
MISSING_ELSE
74 0 1
98 0 1
104 1 1
105 1 1
106 1 1
107 1 1
112 0 1
113 0 1
114 1 1
123 0 1
124 0 1
MISSING_ELSE
139 1 1
144 0 1
145 0 1
187 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
TotalCoveredPercent
Conditions11436.36
Logical11436.36
Non-Logical00
Event00

 LINE       54
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       98
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       114
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       114
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10Not Covered
11Not Covered

 LINE       114
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11Unreachable

Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
Line No.TotalCoveredPercent
Branches 8 4 50.00
IF 60 4 2 50.00
IF 104 4 2 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 60 if ((!rst_src_ni)) -2-: 62 if (src_req) -3-: 64 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 104 if ((!rst_src_ni)) -2-: 107 if (src_req) -3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 2 50.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 2 50.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 102433 0 0 0
DstReqKnown_A 3531 1284 0 0
SrcAckBusyChk_A 102433 0 0 0
SrcBusyKnown_A 102433 92966 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 0 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 3531 1284 0 0
T1 346 120 0 0
T2 349 125 0 0
T3 369 147 0 0
T4 304 79 0 0
T5 303 79 0 0
T6 372 146 0 0
T7 333 107 0 0
T8 347 124 0 0
T9 380 156 0 0
T10 428 201 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 0 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 102433 92966 0 0
T1 10179 9273 0 0
T2 10337 9417 0 0
T3 10004 9306 0 0
T4 10694 9316 0 0
T5 10719 9316 0 0
T6 10094 9317 0 0
T7 10199 9194 0 0
T8 10401 9393 0 0
T9 9759 9052 0 0
T10 10047 9382 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%