Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T41,T366,T42 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T16,T41,T40 |
1 | 1 | Covered | T16,T41,T40 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T16,T40,T17 |
1 | 0 | Covered | T16,T41,T40 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T16,T41,T40 |
1 | 1 | Covered | T16,T41,T40 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T16,T40,T17 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T45,T46,T48 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T16,T40,T17 |
1 | 1 | Covered | T16,T40,T17 |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T16,T40,T17 |
1 | - | Covered | T16,T40,T17 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T16,T40,T17 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T16,T40,T17 |
1 | 1 | Covered | T16,T40,T17 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T16,T40,T17 |
0 |
0 |
1 |
Covered |
T16,T40,T17 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T16,T40,T17 |
0 |
0 |
1 |
Covered |
T16,T40,T17 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
3443539 |
0 |
0 |
T16 |
45640 |
662 |
0 |
0 |
T17 |
0 |
768 |
0 |
0 |
T30 |
19170 |
0 |
0 |
0 |
T40 |
0 |
659 |
0 |
0 |
T41 |
36125 |
0 |
0 |
0 |
T43 |
0 |
1367 |
0 |
0 |
T44 |
0 |
1421 |
0 |
0 |
T45 |
32765 |
1641 |
0 |
0 |
T46 |
0 |
1773 |
0 |
0 |
T47 |
0 |
311 |
0 |
0 |
T68 |
86264 |
1781 |
0 |
0 |
T70 |
270647 |
0 |
0 |
0 |
T94 |
0 |
764 |
0 |
0 |
T95 |
0 |
721 |
0 |
0 |
T96 |
47359 |
0 |
0 |
0 |
T97 |
56847 |
0 |
0 |
0 |
T98 |
43505 |
0 |
0 |
0 |
T99 |
51693 |
0 |
0 |
0 |
T100 |
68884 |
0 |
0 |
0 |
T101 |
65914 |
0 |
0 |
0 |
T102 |
67716 |
0 |
0 |
0 |
T120 |
66880 |
0 |
0 |
0 |
T172 |
0 |
10120 |
0 |
0 |
T173 |
0 |
1250 |
0 |
0 |
T174 |
0 |
7555 |
0 |
0 |
T213 |
18541 |
0 |
0 |
0 |
T220 |
54310 |
0 |
0 |
0 |
T235 |
58971 |
0 |
0 |
0 |
T307 |
267501 |
0 |
0 |
0 |
T335 |
0 |
8637 |
0 |
0 |
T336 |
0 |
1290 |
0 |
0 |
T337 |
0 |
1576 |
0 |
0 |
T367 |
0 |
1522 |
0 |
0 |
T368 |
0 |
615 |
0 |
0 |
T369 |
0 |
390 |
0 |
0 |
T370 |
0 |
287 |
0 |
0 |
T371 |
40961 |
0 |
0 |
0 |
T372 |
62756 |
0 |
0 |
0 |
T373 |
50700 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
36032325 |
31184800 |
0 |
0 |
T1 |
231675 |
222950 |
0 |
0 |
T2 |
37125 |
31600 |
0 |
0 |
T3 |
9875 |
5775 |
0 |
0 |
T4 |
33525 |
21750 |
0 |
0 |
T29 |
68850 |
64700 |
0 |
0 |
T51 |
23500 |
19475 |
0 |
0 |
T52 |
23425 |
19300 |
0 |
0 |
T78 |
11200 |
7175 |
0 |
0 |
T79 |
17925 |
13825 |
0 |
0 |
T80 |
25375 |
21275 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
8413 |
0 |
0 |
T16 |
45640 |
2 |
0 |
0 |
T17 |
0 |
2 |
0 |
0 |
T30 |
19170 |
0 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T41 |
36125 |
0 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T44 |
0 |
4 |
0 |
0 |
T45 |
32765 |
3 |
0 |
0 |
T46 |
0 |
4 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T68 |
86264 |
4 |
0 |
0 |
T70 |
270647 |
0 |
0 |
0 |
T94 |
0 |
2 |
0 |
0 |
T95 |
0 |
2 |
0 |
0 |
T96 |
47359 |
0 |
0 |
0 |
T97 |
56847 |
0 |
0 |
0 |
T98 |
43505 |
0 |
0 |
0 |
T99 |
51693 |
0 |
0 |
0 |
T100 |
68884 |
0 |
0 |
0 |
T101 |
65914 |
0 |
0 |
0 |
T102 |
67716 |
0 |
0 |
0 |
T120 |
66880 |
0 |
0 |
0 |
T172 |
0 |
25 |
0 |
0 |
T173 |
0 |
4 |
0 |
0 |
T174 |
0 |
18 |
0 |
0 |
T213 |
18541 |
0 |
0 |
0 |
T220 |
54310 |
0 |
0 |
0 |
T235 |
58971 |
0 |
0 |
0 |
T307 |
267501 |
0 |
0 |
0 |
T335 |
0 |
22 |
0 |
0 |
T336 |
0 |
4 |
0 |
0 |
T337 |
0 |
4 |
0 |
0 |
T367 |
0 |
4 |
0 |
0 |
T368 |
0 |
2 |
0 |
0 |
T369 |
0 |
1 |
0 |
0 |
T370 |
0 |
1 |
0 |
0 |
T371 |
40961 |
0 |
0 |
0 |
T372 |
62756 |
0 |
0 |
0 |
T373 |
50700 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
2576225 |
2570175 |
0 |
0 |
T2 |
3783375 |
3752975 |
0 |
0 |
T3 |
469575 |
458200 |
0 |
0 |
T4 |
2127175 |
2026225 |
0 |
0 |
T29 |
3758425 |
3746575 |
0 |
0 |
T51 |
2383025 |
2361425 |
0 |
0 |
T52 |
1424950 |
1415650 |
0 |
0 |
T78 |
511425 |
503575 |
0 |
0 |
T79 |
962500 |
939275 |
0 |
0 |
T80 |
2168100 |
2159650 |
0 |
0 |