Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T68,T336,T172 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T68,T336,T172 |
1 | 1 | Covered | T68,T336,T172 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T68,T336,T172 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T68,T336,T172 |
1 | 1 | Covered | T68,T336,T172 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T68,T336,T172 |
0 |
0 |
1 |
Covered |
T68,T336,T172 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T68,T336,T172 |
0 |
0 |
1 |
Covered |
T68,T336,T172 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114666316 |
131559 |
0 |
0 |
T68 |
86264 |
898 |
0 |
0 |
T172 |
643023 |
1144 |
0 |
0 |
T173 |
127444 |
648 |
0 |
0 |
T174 |
664906 |
4656 |
0 |
0 |
T335 |
673034 |
6148 |
0 |
0 |
T336 |
80637 |
693 |
0 |
0 |
T337 |
86900 |
769 |
0 |
0 |
T368 |
43741 |
305 |
0 |
0 |
T369 |
48799 |
419 |
0 |
0 |
T370 |
44558 |
352 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1441293 |
1247392 |
0 |
0 |
T1 |
9267 |
8918 |
0 |
0 |
T2 |
1485 |
1264 |
0 |
0 |
T3 |
395 |
231 |
0 |
0 |
T4 |
1341 |
870 |
0 |
0 |
T29 |
2754 |
2588 |
0 |
0 |
T51 |
940 |
779 |
0 |
0 |
T52 |
937 |
772 |
0 |
0 |
T78 |
448 |
287 |
0 |
0 |
T79 |
717 |
553 |
0 |
0 |
T80 |
1015 |
851 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114666316 |
324 |
0 |
0 |
T68 |
86264 |
2 |
0 |
0 |
T172 |
643023 |
3 |
0 |
0 |
T173 |
127444 |
2 |
0 |
0 |
T174 |
664906 |
11 |
0 |
0 |
T335 |
673034 |
16 |
0 |
0 |
T336 |
80637 |
2 |
0 |
0 |
T337 |
86900 |
2 |
0 |
0 |
T368 |
43741 |
1 |
0 |
0 |
T369 |
48799 |
1 |
0 |
0 |
T370 |
44558 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114666316 |
113934720 |
0 |
0 |
T1 |
103049 |
102807 |
0 |
0 |
T2 |
151335 |
150119 |
0 |
0 |
T3 |
18783 |
18328 |
0 |
0 |
T4 |
85087 |
81049 |
0 |
0 |
T29 |
150337 |
149863 |
0 |
0 |
T51 |
95321 |
94457 |
0 |
0 |
T52 |
56998 |
56626 |
0 |
0 |
T78 |
20457 |
20143 |
0 |
0 |
T79 |
38500 |
37571 |
0 |
0 |
T80 |
86724 |
86386 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T68,T336,T172 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T68,T336,T172 |
1 | 1 | Covered | T68,T336,T172 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T68,T336,T172 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T68,T336,T172 |
1 | 1 | Covered | T68,T336,T172 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T68,T336,T172 |
0 |
0 |
1 |
Covered |
T68,T336,T172 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T68,T336,T172 |
0 |
0 |
1 |
Covered |
T68,T336,T172 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114666316 |
132788 |
0 |
0 |
T68 |
86264 |
807 |
0 |
0 |
T172 |
643023 |
4903 |
0 |
0 |
T173 |
127444 |
530 |
0 |
0 |
T174 |
664906 |
5841 |
0 |
0 |
T335 |
673034 |
3742 |
0 |
0 |
T336 |
80637 |
646 |
0 |
0 |
T337 |
86900 |
786 |
0 |
0 |
T368 |
43741 |
337 |
0 |
0 |
T369 |
48799 |
471 |
0 |
0 |
T370 |
44558 |
334 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1441293 |
1247392 |
0 |
0 |
T1 |
9267 |
8918 |
0 |
0 |
T2 |
1485 |
1264 |
0 |
0 |
T3 |
395 |
231 |
0 |
0 |
T4 |
1341 |
870 |
0 |
0 |
T29 |
2754 |
2588 |
0 |
0 |
T51 |
940 |
779 |
0 |
0 |
T52 |
937 |
772 |
0 |
0 |
T78 |
448 |
287 |
0 |
0 |
T79 |
717 |
553 |
0 |
0 |
T80 |
1015 |
851 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114666316 |
326 |
0 |
0 |
T68 |
86264 |
2 |
0 |
0 |
T172 |
643023 |
12 |
0 |
0 |
T173 |
127444 |
2 |
0 |
0 |
T174 |
664906 |
14 |
0 |
0 |
T335 |
673034 |
10 |
0 |
0 |
T336 |
80637 |
2 |
0 |
0 |
T337 |
86900 |
2 |
0 |
0 |
T368 |
43741 |
1 |
0 |
0 |
T369 |
48799 |
1 |
0 |
0 |
T370 |
44558 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114666316 |
113934720 |
0 |
0 |
T1 |
103049 |
102807 |
0 |
0 |
T2 |
151335 |
150119 |
0 |
0 |
T3 |
18783 |
18328 |
0 |
0 |
T4 |
85087 |
81049 |
0 |
0 |
T29 |
150337 |
149863 |
0 |
0 |
T51 |
95321 |
94457 |
0 |
0 |
T52 |
56998 |
56626 |
0 |
0 |
T78 |
20457 |
20143 |
0 |
0 |
T79 |
38500 |
37571 |
0 |
0 |
T80 |
86724 |
86386 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T68,T336,T172 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T68,T336,T172 |
1 | 1 | Covered | T68,T336,T172 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T68,T336,T172 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T68,T336,T172 |
1 | 1 | Covered | T68,T336,T172 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T68,T336,T172 |
0 |
0 |
1 |
Covered |
T68,T336,T172 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T68,T336,T172 |
0 |
0 |
1 |
Covered |
T68,T336,T172 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114666316 |
127578 |
0 |
0 |
T68 |
86264 |
784 |
0 |
0 |
T172 |
643023 |
2424 |
0 |
0 |
T173 |
127444 |
584 |
0 |
0 |
T174 |
664906 |
6698 |
0 |
0 |
T335 |
673034 |
4634 |
0 |
0 |
T336 |
80637 |
672 |
0 |
0 |
T337 |
86900 |
618 |
0 |
0 |
T368 |
43741 |
281 |
0 |
0 |
T369 |
48799 |
405 |
0 |
0 |
T370 |
44558 |
309 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1441293 |
1247392 |
0 |
0 |
T1 |
9267 |
8918 |
0 |
0 |
T2 |
1485 |
1264 |
0 |
0 |
T3 |
395 |
231 |
0 |
0 |
T4 |
1341 |
870 |
0 |
0 |
T29 |
2754 |
2588 |
0 |
0 |
T51 |
940 |
779 |
0 |
0 |
T52 |
937 |
772 |
0 |
0 |
T78 |
448 |
287 |
0 |
0 |
T79 |
717 |
553 |
0 |
0 |
T80 |
1015 |
851 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114666316 |
314 |
0 |
0 |
T68 |
86264 |
2 |
0 |
0 |
T172 |
643023 |
6 |
0 |
0 |
T173 |
127444 |
2 |
0 |
0 |
T174 |
664906 |
16 |
0 |
0 |
T335 |
673034 |
12 |
0 |
0 |
T336 |
80637 |
2 |
0 |
0 |
T337 |
86900 |
2 |
0 |
0 |
T368 |
43741 |
1 |
0 |
0 |
T369 |
48799 |
1 |
0 |
0 |
T370 |
44558 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114666316 |
113934720 |
0 |
0 |
T1 |
103049 |
102807 |
0 |
0 |
T2 |
151335 |
150119 |
0 |
0 |
T3 |
18783 |
18328 |
0 |
0 |
T4 |
85087 |
81049 |
0 |
0 |
T29 |
150337 |
149863 |
0 |
0 |
T51 |
95321 |
94457 |
0 |
0 |
T52 |
56998 |
56626 |
0 |
0 |
T78 |
20457 |
20143 |
0 |
0 |
T79 |
38500 |
37571 |
0 |
0 |
T80 |
86724 |
86386 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T68,T336,T393 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T68,T336,T172 |
1 | 1 | Covered | T68,T336,T172 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T68,T336,T172 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T68,T336,T172 |
1 | 1 | Covered | T68,T336,T172 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T68,T336,T172 |
0 |
0 |
1 |
Covered |
T68,T336,T172 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T68,T336,T172 |
0 |
0 |
1 |
Covered |
T68,T336,T172 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114666316 |
141334 |
0 |
0 |
T68 |
86264 |
846 |
0 |
0 |
T172 |
643023 |
4969 |
0 |
0 |
T173 |
127444 |
545 |
0 |
0 |
T174 |
664906 |
3389 |
0 |
0 |
T335 |
673034 |
2365 |
0 |
0 |
T336 |
80637 |
688 |
0 |
0 |
T337 |
86900 |
681 |
0 |
0 |
T368 |
43741 |
337 |
0 |
0 |
T369 |
48799 |
424 |
0 |
0 |
T370 |
44558 |
320 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1441293 |
1247392 |
0 |
0 |
T1 |
9267 |
8918 |
0 |
0 |
T2 |
1485 |
1264 |
0 |
0 |
T3 |
395 |
231 |
0 |
0 |
T4 |
1341 |
870 |
0 |
0 |
T29 |
2754 |
2588 |
0 |
0 |
T51 |
940 |
779 |
0 |
0 |
T52 |
937 |
772 |
0 |
0 |
T78 |
448 |
287 |
0 |
0 |
T79 |
717 |
553 |
0 |
0 |
T80 |
1015 |
851 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114666316 |
346 |
0 |
0 |
T68 |
86264 |
2 |
0 |
0 |
T172 |
643023 |
12 |
0 |
0 |
T173 |
127444 |
2 |
0 |
0 |
T174 |
664906 |
8 |
0 |
0 |
T335 |
673034 |
6 |
0 |
0 |
T336 |
80637 |
2 |
0 |
0 |
T337 |
86900 |
2 |
0 |
0 |
T368 |
43741 |
1 |
0 |
0 |
T369 |
48799 |
1 |
0 |
0 |
T370 |
44558 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114666316 |
113934720 |
0 |
0 |
T1 |
103049 |
102807 |
0 |
0 |
T2 |
151335 |
150119 |
0 |
0 |
T3 |
18783 |
18328 |
0 |
0 |
T4 |
85087 |
81049 |
0 |
0 |
T29 |
150337 |
149863 |
0 |
0 |
T51 |
95321 |
94457 |
0 |
0 |
T52 |
56998 |
56626 |
0 |
0 |
T78 |
20457 |
20143 |
0 |
0 |
T79 |
38500 |
37571 |
0 |
0 |
T80 |
86724 |
86386 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T68,T336,T394 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T68,T336,T172 |
1 | 1 | Covered | T68,T336,T172 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T68,T336,T172 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T68,T336,T172 |
1 | 1 | Covered | T68,T336,T172 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T68,T336,T172 |
0 |
0 |
1 |
Covered |
T68,T336,T172 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T68,T336,T172 |
0 |
0 |
1 |
Covered |
T68,T336,T172 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114666316 |
137863 |
0 |
0 |
T68 |
86264 |
868 |
0 |
0 |
T172 |
643023 |
4019 |
0 |
0 |
T173 |
127444 |
672 |
0 |
0 |
T174 |
664906 |
6622 |
0 |
0 |
T335 |
673034 |
3056 |
0 |
0 |
T336 |
80637 |
573 |
0 |
0 |
T337 |
86900 |
723 |
0 |
0 |
T368 |
43741 |
259 |
0 |
0 |
T369 |
48799 |
475 |
0 |
0 |
T370 |
44558 |
292 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1441293 |
1247392 |
0 |
0 |
T1 |
9267 |
8918 |
0 |
0 |
T2 |
1485 |
1264 |
0 |
0 |
T3 |
395 |
231 |
0 |
0 |
T4 |
1341 |
870 |
0 |
0 |
T29 |
2754 |
2588 |
0 |
0 |
T51 |
940 |
779 |
0 |
0 |
T52 |
937 |
772 |
0 |
0 |
T78 |
448 |
287 |
0 |
0 |
T79 |
717 |
553 |
0 |
0 |
T80 |
1015 |
851 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114666316 |
338 |
0 |
0 |
T68 |
86264 |
2 |
0 |
0 |
T172 |
643023 |
10 |
0 |
0 |
T173 |
127444 |
2 |
0 |
0 |
T174 |
664906 |
16 |
0 |
0 |
T335 |
673034 |
8 |
0 |
0 |
T336 |
80637 |
2 |
0 |
0 |
T337 |
86900 |
2 |
0 |
0 |
T368 |
43741 |
1 |
0 |
0 |
T369 |
48799 |
1 |
0 |
0 |
T370 |
44558 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114666316 |
113934720 |
0 |
0 |
T1 |
103049 |
102807 |
0 |
0 |
T2 |
151335 |
150119 |
0 |
0 |
T3 |
18783 |
18328 |
0 |
0 |
T4 |
85087 |
81049 |
0 |
0 |
T29 |
150337 |
149863 |
0 |
0 |
T51 |
95321 |
94457 |
0 |
0 |
T52 |
56998 |
56626 |
0 |
0 |
T78 |
20457 |
20143 |
0 |
0 |
T79 |
38500 |
37571 |
0 |
0 |
T80 |
86724 |
86386 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T68,T336,T172 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T68,T336,T172 |
1 | 1 | Covered | T68,T336,T172 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T68,T336,T172 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T68,T336,T172 |
1 | 1 | Covered | T68,T336,T172 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T68,T336,T172 |
0 |
0 |
1 |
Covered |
T68,T336,T172 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T68,T336,T172 |
0 |
0 |
1 |
Covered |
T68,T336,T172 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114666316 |
145458 |
0 |
0 |
T68 |
86264 |
863 |
0 |
0 |
T172 |
643023 |
3326 |
0 |
0 |
T173 |
127444 |
623 |
0 |
0 |
T174 |
664906 |
5055 |
0 |
0 |
T335 |
673034 |
5031 |
0 |
0 |
T336 |
80637 |
591 |
0 |
0 |
T337 |
86900 |
656 |
0 |
0 |
T368 |
43741 |
260 |
0 |
0 |
T369 |
48799 |
477 |
0 |
0 |
T370 |
44558 |
324 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1441293 |
1247392 |
0 |
0 |
T1 |
9267 |
8918 |
0 |
0 |
T2 |
1485 |
1264 |
0 |
0 |
T3 |
395 |
231 |
0 |
0 |
T4 |
1341 |
870 |
0 |
0 |
T29 |
2754 |
2588 |
0 |
0 |
T51 |
940 |
779 |
0 |
0 |
T52 |
937 |
772 |
0 |
0 |
T78 |
448 |
287 |
0 |
0 |
T79 |
717 |
553 |
0 |
0 |
T80 |
1015 |
851 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114666316 |
358 |
0 |
0 |
T68 |
86264 |
2 |
0 |
0 |
T172 |
643023 |
8 |
0 |
0 |
T173 |
127444 |
2 |
0 |
0 |
T174 |
664906 |
12 |
0 |
0 |
T335 |
673034 |
13 |
0 |
0 |
T336 |
80637 |
2 |
0 |
0 |
T337 |
86900 |
2 |
0 |
0 |
T368 |
43741 |
1 |
0 |
0 |
T369 |
48799 |
1 |
0 |
0 |
T370 |
44558 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114666316 |
113934720 |
0 |
0 |
T1 |
103049 |
102807 |
0 |
0 |
T2 |
151335 |
150119 |
0 |
0 |
T3 |
18783 |
18328 |
0 |
0 |
T4 |
85087 |
81049 |
0 |
0 |
T29 |
150337 |
149863 |
0 |
0 |
T51 |
95321 |
94457 |
0 |
0 |
T52 |
56998 |
56626 |
0 |
0 |
T78 |
20457 |
20143 |
0 |
0 |
T79 |
38500 |
37571 |
0 |
0 |
T80 |
86724 |
86386 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T16,T40,T17 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T16,T40,T17 |
1 | 1 | Covered | T16,T40,T17 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T16,T40,T17 |
1 | 0 | Covered | T16,T40,T17 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T16,T40,T17 |
1 | 1 | Covered | T16,T40,T17 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T16,T40,T17 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T16,T40,T17 |
0 |
0 |
1 |
Covered |
T16,T40,T17 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T16,T40,T17 |
0 |
0 |
1 |
Covered |
T16,T40,T17 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114666316 |
180308 |
0 |
0 |
T16 |
45640 |
662 |
0 |
0 |
T17 |
0 |
768 |
0 |
0 |
T40 |
0 |
659 |
0 |
0 |
T41 |
36125 |
0 |
0 |
0 |
T43 |
0 |
1367 |
0 |
0 |
T44 |
0 |
1421 |
0 |
0 |
T45 |
0 |
1242 |
0 |
0 |
T46 |
0 |
1490 |
0 |
0 |
T70 |
270647 |
0 |
0 |
0 |
T94 |
0 |
764 |
0 |
0 |
T95 |
0 |
721 |
0 |
0 |
T96 |
47359 |
0 |
0 |
0 |
T97 |
56847 |
0 |
0 |
0 |
T98 |
43505 |
0 |
0 |
0 |
T99 |
51693 |
0 |
0 |
0 |
T100 |
68884 |
0 |
0 |
0 |
T101 |
65914 |
0 |
0 |
0 |
T102 |
67716 |
0 |
0 |
0 |
T367 |
0 |
1522 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1441293 |
1247392 |
0 |
0 |
T1 |
9267 |
8918 |
0 |
0 |
T2 |
1485 |
1264 |
0 |
0 |
T3 |
395 |
231 |
0 |
0 |
T4 |
1341 |
870 |
0 |
0 |
T29 |
2754 |
2588 |
0 |
0 |
T51 |
940 |
779 |
0 |
0 |
T52 |
937 |
772 |
0 |
0 |
T78 |
448 |
287 |
0 |
0 |
T79 |
717 |
553 |
0 |
0 |
T80 |
1015 |
851 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114666316 |
365 |
0 |
0 |
T16 |
45640 |
2 |
0 |
0 |
T17 |
0 |
2 |
0 |
0 |
T40 |
0 |
2 |
0 |
0 |
T41 |
36125 |
0 |
0 |
0 |
T43 |
0 |
4 |
0 |
0 |
T44 |
0 |
4 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
T46 |
0 |
3 |
0 |
0 |
T70 |
270647 |
0 |
0 |
0 |
T94 |
0 |
2 |
0 |
0 |
T95 |
0 |
2 |
0 |
0 |
T96 |
47359 |
0 |
0 |
0 |
T97 |
56847 |
0 |
0 |
0 |
T98 |
43505 |
0 |
0 |
0 |
T99 |
51693 |
0 |
0 |
0 |
T100 |
68884 |
0 |
0 |
0 |
T101 |
65914 |
0 |
0 |
0 |
T102 |
67716 |
0 |
0 |
0 |
T367 |
0 |
4 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
114666316 |
113934720 |
0 |
0 |
T1 |
103049 |
102807 |
0 |
0 |
T2 |
151335 |
150119 |
0 |
0 |
T3 |
18783 |
18328 |
0 |
0 |
T4 |
85087 |
81049 |
0 |
0 |
T29 |
150337 |
149863 |
0 |
0 |
T51 |
95321 |
94457 |
0 |
0 |
T52 |
56998 |
56626 |
0 |
0 |
T78 |
20457 |
20143 |
0 |
0 |
T79 |
38500 |
37571 |
0 |
0 |
T80 |
86724 |
86386 |
0 |
0 |