Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 28 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 46 | 0 | 0 | |
| CONT_ASSIGN | 49 | 0 | 0 | |
| ALWAYS | 52 | 0 | 0 | |
| ALWAYS | 86 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 28 |
1 |
1 |
| 29 |
1 |
1 |
| 31 |
1 |
1 |
| 46 |
|
unreachable |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 53 |
|
unreachable |
| 55 |
|
unreachable |
| 86 |
1 |
1 |
| 87 |
1 |
1 |
| 89 |
1 |
1 |
| 94 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T18,T47,T48 |
| 1 | 0 | Covered | T18,T47,T48 |
| 1 | 1 | Covered | T18,T48,T51 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T18,T47,T48 |
| 1 | 0 | Covered | T18,T48,T51 |
| 1 | 1 | Covered | T18,T47,T48 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
28 |
2 |
2 |
100.00 |
| IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
9968 |
0 |
0 |
| T6 |
189398 |
0 |
0 |
0 |
| T18 |
320703 |
2 |
0 |
0 |
| T47 |
5364634 |
10 |
0 |
0 |
| T48 |
0 |
4 |
0 |
0 |
| T51 |
0 |
4 |
0 |
0 |
| T52 |
0 |
7 |
0 |
0 |
| T53 |
0 |
6 |
0 |
0 |
| T54 |
0 |
2 |
0 |
0 |
| T55 |
0 |
1 |
0 |
0 |
| T69 |
545146 |
0 |
0 |
0 |
| T71 |
59100 |
0 |
0 |
0 |
| T99 |
0 |
2 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T101 |
0 |
4 |
0 |
0 |
| T102 |
330016 |
0 |
0 |
0 |
| T103 |
141050 |
0 |
0 |
0 |
| T104 |
40315 |
0 |
0 |
0 |
| T105 |
231863 |
0 |
0 |
0 |
| T106 |
39389 |
0 |
0 |
0 |
| T107 |
63003 |
0 |
0 |
0 |
| T156 |
1299078 |
0 |
0 |
0 |
| T181 |
0 |
120 |
0 |
0 |
| T182 |
0 |
33 |
0 |
0 |
| T190 |
676434 |
0 |
0 |
0 |
| T331 |
0 |
43 |
0 |
0 |
| T333 |
0 |
65 |
0 |
0 |
| T334 |
0 |
14 |
0 |
0 |
| T335 |
0 |
9 |
0 |
0 |
| T361 |
0 |
109 |
0 |
0 |
| T362 |
0 |
41 |
0 |
0 |
| T368 |
0 |
2 |
0 |
0 |
| T369 |
0 |
74 |
0 |
0 |
| T370 |
502216 |
0 |
0 |
0 |
| T371 |
863368 |
0 |
0 |
0 |
| T372 |
400422 |
0 |
0 |
0 |
| T373 |
2547732 |
0 |
0 |
0 |
| T374 |
429418 |
0 |
0 |
0 |
| T375 |
850300 |
0 |
0 |
0 |
| T376 |
614284 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
9980 |
0 |
0 |
| T6 |
185354 |
0 |
0 |
0 |
| T18 |
313509 |
2 |
0 |
0 |
| T46 |
34247 |
0 |
0 |
0 |
| T47 |
1953001 |
10 |
0 |
0 |
| T48 |
0 |
4 |
0 |
0 |
| T51 |
0 |
4 |
0 |
0 |
| T52 |
0 |
8 |
0 |
0 |
| T53 |
0 |
7 |
0 |
0 |
| T54 |
0 |
2 |
0 |
0 |
| T55 |
0 |
1 |
0 |
0 |
| T69 |
540138 |
0 |
0 |
0 |
| T71 |
58120 |
0 |
0 |
0 |
| T99 |
0 |
2 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T101 |
0 |
4 |
0 |
0 |
| T102 |
326932 |
0 |
0 |
0 |
| T103 |
139478 |
0 |
0 |
0 |
| T104 |
39669 |
0 |
0 |
0 |
| T105 |
228977 |
0 |
0 |
0 |
| T106 |
38515 |
0 |
0 |
0 |
| T107 |
62049 |
0 |
0 |
0 |
| T156 |
473358 |
0 |
0 |
0 |
| T181 |
0 |
120 |
0 |
0 |
| T182 |
0 |
33 |
0 |
0 |
| T190 |
246462 |
0 |
0 |
0 |
| T331 |
0 |
43 |
0 |
0 |
| T333 |
0 |
65 |
0 |
0 |
| T334 |
0 |
14 |
0 |
0 |
| T335 |
0 |
9 |
0 |
0 |
| T361 |
0 |
109 |
0 |
0 |
| T362 |
0 |
41 |
0 |
0 |
| T368 |
0 |
2 |
0 |
0 |
| T369 |
0 |
74 |
0 |
0 |
| T370 |
183021 |
0 |
0 |
0 |
| T371 |
314507 |
0 |
0 |
0 |
| T372 |
145982 |
0 |
0 |
0 |
| T373 |
927631 |
0 |
0 |
0 |
| T374 |
156531 |
0 |
0 |
0 |
| T375 |
309978 |
0 |
0 |
0 |
| T376 |
223905 |
0 |
0 |
0 |