Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T47,T174,T181 |
1 | 0 | Covered | T47,T174,T181 |
1 | 1 | Covered | T181,T182,T331 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T47,T174,T181 |
1 | 0 | Covered | T181,T182,T331 |
1 | 1 | Covered | T47,T174,T181 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1504744 |
219 |
0 |
0 |
T47 |
2225 |
1 |
0 |
0 |
T156 |
966 |
0 |
0 |
0 |
T181 |
0 |
17 |
0 |
0 |
T182 |
0 |
9 |
0 |
0 |
T190 |
486 |
0 |
0 |
0 |
T331 |
0 |
3 |
0 |
0 |
T333 |
0 |
9 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
18 |
0 |
0 |
T362 |
0 |
1 |
0 |
0 |
T369 |
0 |
6 |
0 |
0 |
T370 |
397 |
0 |
0 |
0 |
T371 |
555 |
0 |
0 |
0 |
T372 |
374 |
0 |
0 |
0 |
T373 |
1183 |
0 |
0 |
0 |
T374 |
379 |
0 |
0 |
0 |
T375 |
778 |
0 |
0 |
0 |
T376 |
529 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117494335 |
219 |
0 |
0 |
T47 |
241622 |
1 |
0 |
0 |
T156 |
58083 |
0 |
0 |
0 |
T181 |
0 |
17 |
0 |
0 |
T182 |
0 |
9 |
0 |
0 |
T190 |
30261 |
0 |
0 |
0 |
T331 |
0 |
3 |
0 |
0 |
T333 |
0 |
9 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
18 |
0 |
0 |
T362 |
0 |
1 |
0 |
0 |
T369 |
0 |
6 |
0 |
0 |
T370 |
22431 |
0 |
0 |
0 |
T371 |
38689 |
0 |
0 |
0 |
T372 |
17827 |
0 |
0 |
0 |
T373 |
114623 |
0 |
0 |
0 |
T374 |
19140 |
0 |
0 |
0 |
T375 |
37872 |
0 |
0 |
0 |
T376 |
27393 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T47,T174,T181 |
1 | 0 | Covered | T47,T174,T181 |
1 | 1 | Covered | T181,T182,T331 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T47,T174,T181 |
1 | 0 | Covered | T181,T182,T331 |
1 | 1 | Covered | T47,T174,T181 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117494335 |
219 |
0 |
0 |
T47 |
241622 |
1 |
0 |
0 |
T156 |
58083 |
0 |
0 |
0 |
T181 |
0 |
17 |
0 |
0 |
T182 |
0 |
9 |
0 |
0 |
T190 |
30261 |
0 |
0 |
0 |
T331 |
0 |
3 |
0 |
0 |
T333 |
0 |
9 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
18 |
0 |
0 |
T362 |
0 |
1 |
0 |
0 |
T369 |
0 |
6 |
0 |
0 |
T370 |
22431 |
0 |
0 |
0 |
T371 |
38689 |
0 |
0 |
0 |
T372 |
17827 |
0 |
0 |
0 |
T373 |
114623 |
0 |
0 |
0 |
T374 |
19140 |
0 |
0 |
0 |
T375 |
37872 |
0 |
0 |
0 |
T376 |
27393 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1504744 |
219 |
0 |
0 |
T47 |
2225 |
1 |
0 |
0 |
T156 |
966 |
0 |
0 |
0 |
T181 |
0 |
17 |
0 |
0 |
T182 |
0 |
9 |
0 |
0 |
T190 |
486 |
0 |
0 |
0 |
T331 |
0 |
3 |
0 |
0 |
T333 |
0 |
9 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
18 |
0 |
0 |
T362 |
0 |
1 |
0 |
0 |
T369 |
0 |
6 |
0 |
0 |
T370 |
397 |
0 |
0 |
0 |
T371 |
555 |
0 |
0 |
0 |
T372 |
374 |
0 |
0 |
0 |
T373 |
1183 |
0 |
0 |
0 |
T374 |
379 |
0 |
0 |
0 |
T375 |
778 |
0 |
0 |
0 |
T376 |
529 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T47,T174,T181 |
1 | 0 | Covered | T47,T174,T181 |
1 | 1 | Covered | T181,T182,T331 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T47,T174,T181 |
1 | 0 | Covered | T181,T182,T331 |
1 | 1 | Covered | T47,T174,T181 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1504744 |
192 |
0 |
0 |
T47 |
2225 |
1 |
0 |
0 |
T156 |
966 |
0 |
0 |
0 |
T181 |
0 |
14 |
0 |
0 |
T182 |
0 |
7 |
0 |
0 |
T190 |
486 |
0 |
0 |
0 |
T331 |
0 |
8 |
0 |
0 |
T333 |
0 |
8 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
6 |
0 |
0 |
T362 |
0 |
9 |
0 |
0 |
T369 |
0 |
18 |
0 |
0 |
T370 |
397 |
0 |
0 |
0 |
T371 |
555 |
0 |
0 |
0 |
T372 |
374 |
0 |
0 |
0 |
T373 |
1183 |
0 |
0 |
0 |
T374 |
379 |
0 |
0 |
0 |
T375 |
778 |
0 |
0 |
0 |
T376 |
529 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117494335 |
192 |
0 |
0 |
T47 |
241622 |
1 |
0 |
0 |
T156 |
58083 |
0 |
0 |
0 |
T181 |
0 |
14 |
0 |
0 |
T182 |
0 |
7 |
0 |
0 |
T190 |
30261 |
0 |
0 |
0 |
T331 |
0 |
8 |
0 |
0 |
T333 |
0 |
8 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
6 |
0 |
0 |
T362 |
0 |
9 |
0 |
0 |
T369 |
0 |
18 |
0 |
0 |
T370 |
22431 |
0 |
0 |
0 |
T371 |
38689 |
0 |
0 |
0 |
T372 |
17827 |
0 |
0 |
0 |
T373 |
114623 |
0 |
0 |
0 |
T374 |
19140 |
0 |
0 |
0 |
T375 |
37872 |
0 |
0 |
0 |
T376 |
27393 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T47,T174,T181 |
1 | 0 | Covered | T47,T174,T181 |
1 | 1 | Covered | T181,T182,T331 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T47,T174,T181 |
1 | 0 | Covered | T181,T182,T331 |
1 | 1 | Covered | T47,T174,T181 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117494335 |
192 |
0 |
0 |
T47 |
241622 |
1 |
0 |
0 |
T156 |
58083 |
0 |
0 |
0 |
T181 |
0 |
14 |
0 |
0 |
T182 |
0 |
7 |
0 |
0 |
T190 |
30261 |
0 |
0 |
0 |
T331 |
0 |
8 |
0 |
0 |
T333 |
0 |
8 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
6 |
0 |
0 |
T362 |
0 |
9 |
0 |
0 |
T369 |
0 |
18 |
0 |
0 |
T370 |
22431 |
0 |
0 |
0 |
T371 |
38689 |
0 |
0 |
0 |
T372 |
17827 |
0 |
0 |
0 |
T373 |
114623 |
0 |
0 |
0 |
T374 |
19140 |
0 |
0 |
0 |
T375 |
37872 |
0 |
0 |
0 |
T376 |
27393 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1504744 |
192 |
0 |
0 |
T47 |
2225 |
1 |
0 |
0 |
T156 |
966 |
0 |
0 |
0 |
T181 |
0 |
14 |
0 |
0 |
T182 |
0 |
7 |
0 |
0 |
T190 |
486 |
0 |
0 |
0 |
T331 |
0 |
8 |
0 |
0 |
T333 |
0 |
8 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
6 |
0 |
0 |
T362 |
0 |
9 |
0 |
0 |
T369 |
0 |
18 |
0 |
0 |
T370 |
397 |
0 |
0 |
0 |
T371 |
555 |
0 |
0 |
0 |
T372 |
374 |
0 |
0 |
0 |
T373 |
1183 |
0 |
0 |
0 |
T374 |
379 |
0 |
0 |
0 |
T375 |
778 |
0 |
0 |
0 |
T376 |
529 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T47,T174,T181 |
1 | 0 | Covered | T47,T174,T181 |
1 | 1 | Covered | T181,T182,T331 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T47,T174,T181 |
1 | 0 | Covered | T181,T182,T331 |
1 | 1 | Covered | T47,T174,T181 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1504744 |
184 |
0 |
0 |
T47 |
2225 |
1 |
0 |
0 |
T156 |
966 |
0 |
0 |
0 |
T181 |
0 |
5 |
0 |
0 |
T182 |
0 |
8 |
0 |
0 |
T190 |
486 |
0 |
0 |
0 |
T331 |
0 |
2 |
0 |
0 |
T333 |
0 |
5 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
4 |
0 |
0 |
T362 |
0 |
4 |
0 |
0 |
T369 |
0 |
12 |
0 |
0 |
T370 |
397 |
0 |
0 |
0 |
T371 |
555 |
0 |
0 |
0 |
T372 |
374 |
0 |
0 |
0 |
T373 |
1183 |
0 |
0 |
0 |
T374 |
379 |
0 |
0 |
0 |
T375 |
778 |
0 |
0 |
0 |
T376 |
529 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117494335 |
184 |
0 |
0 |
T47 |
241622 |
1 |
0 |
0 |
T156 |
58083 |
0 |
0 |
0 |
T181 |
0 |
5 |
0 |
0 |
T182 |
0 |
8 |
0 |
0 |
T190 |
30261 |
0 |
0 |
0 |
T331 |
0 |
2 |
0 |
0 |
T333 |
0 |
5 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
4 |
0 |
0 |
T362 |
0 |
4 |
0 |
0 |
T369 |
0 |
12 |
0 |
0 |
T370 |
22431 |
0 |
0 |
0 |
T371 |
38689 |
0 |
0 |
0 |
T372 |
17827 |
0 |
0 |
0 |
T373 |
114623 |
0 |
0 |
0 |
T374 |
19140 |
0 |
0 |
0 |
T375 |
37872 |
0 |
0 |
0 |
T376 |
27393 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T47,T174,T181 |
1 | 0 | Covered | T47,T174,T181 |
1 | 1 | Covered | T181,T182,T331 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T47,T174,T181 |
1 | 0 | Covered | T181,T182,T331 |
1 | 1 | Covered | T47,T174,T181 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117494335 |
184 |
0 |
0 |
T47 |
241622 |
1 |
0 |
0 |
T156 |
58083 |
0 |
0 |
0 |
T181 |
0 |
5 |
0 |
0 |
T182 |
0 |
8 |
0 |
0 |
T190 |
30261 |
0 |
0 |
0 |
T331 |
0 |
2 |
0 |
0 |
T333 |
0 |
5 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
4 |
0 |
0 |
T362 |
0 |
4 |
0 |
0 |
T369 |
0 |
12 |
0 |
0 |
T370 |
22431 |
0 |
0 |
0 |
T371 |
38689 |
0 |
0 |
0 |
T372 |
17827 |
0 |
0 |
0 |
T373 |
114623 |
0 |
0 |
0 |
T374 |
19140 |
0 |
0 |
0 |
T375 |
37872 |
0 |
0 |
0 |
T376 |
27393 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1504744 |
184 |
0 |
0 |
T47 |
2225 |
1 |
0 |
0 |
T156 |
966 |
0 |
0 |
0 |
T181 |
0 |
5 |
0 |
0 |
T182 |
0 |
8 |
0 |
0 |
T190 |
486 |
0 |
0 |
0 |
T331 |
0 |
2 |
0 |
0 |
T333 |
0 |
5 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
4 |
0 |
0 |
T362 |
0 |
4 |
0 |
0 |
T369 |
0 |
12 |
0 |
0 |
T370 |
397 |
0 |
0 |
0 |
T371 |
555 |
0 |
0 |
0 |
T372 |
374 |
0 |
0 |
0 |
T373 |
1183 |
0 |
0 |
0 |
T374 |
379 |
0 |
0 |
0 |
T375 |
778 |
0 |
0 |
0 |
T376 |
529 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T47,T174,T181 |
1 | 0 | Covered | T47,T174,T181 |
1 | 1 | Covered | T181,T182,T331 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T47,T174,T181 |
1 | 0 | Covered | T181,T182,T331 |
1 | 1 | Covered | T47,T174,T181 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1504744 |
193 |
0 |
0 |
T47 |
2225 |
1 |
0 |
0 |
T156 |
966 |
0 |
0 |
0 |
T181 |
0 |
13 |
0 |
0 |
T182 |
0 |
10 |
0 |
0 |
T190 |
486 |
0 |
0 |
0 |
T331 |
0 |
8 |
0 |
0 |
T333 |
0 |
7 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
6 |
0 |
0 |
T362 |
0 |
3 |
0 |
0 |
T369 |
0 |
7 |
0 |
0 |
T370 |
397 |
0 |
0 |
0 |
T371 |
555 |
0 |
0 |
0 |
T372 |
374 |
0 |
0 |
0 |
T373 |
1183 |
0 |
0 |
0 |
T374 |
379 |
0 |
0 |
0 |
T375 |
778 |
0 |
0 |
0 |
T376 |
529 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117494335 |
193 |
0 |
0 |
T47 |
241622 |
1 |
0 |
0 |
T156 |
58083 |
0 |
0 |
0 |
T181 |
0 |
13 |
0 |
0 |
T182 |
0 |
10 |
0 |
0 |
T190 |
30261 |
0 |
0 |
0 |
T331 |
0 |
8 |
0 |
0 |
T333 |
0 |
7 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
6 |
0 |
0 |
T362 |
0 |
3 |
0 |
0 |
T369 |
0 |
7 |
0 |
0 |
T370 |
22431 |
0 |
0 |
0 |
T371 |
38689 |
0 |
0 |
0 |
T372 |
17827 |
0 |
0 |
0 |
T373 |
114623 |
0 |
0 |
0 |
T374 |
19140 |
0 |
0 |
0 |
T375 |
37872 |
0 |
0 |
0 |
T376 |
27393 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T47,T174,T181 |
1 | 0 | Covered | T47,T174,T181 |
1 | 1 | Covered | T181,T182,T331 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T47,T174,T181 |
1 | 0 | Covered | T181,T182,T331 |
1 | 1 | Covered | T47,T174,T181 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117494335 |
193 |
0 |
0 |
T47 |
241622 |
1 |
0 |
0 |
T156 |
58083 |
0 |
0 |
0 |
T181 |
0 |
13 |
0 |
0 |
T182 |
0 |
10 |
0 |
0 |
T190 |
30261 |
0 |
0 |
0 |
T331 |
0 |
8 |
0 |
0 |
T333 |
0 |
7 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
6 |
0 |
0 |
T362 |
0 |
3 |
0 |
0 |
T369 |
0 |
7 |
0 |
0 |
T370 |
22431 |
0 |
0 |
0 |
T371 |
38689 |
0 |
0 |
0 |
T372 |
17827 |
0 |
0 |
0 |
T373 |
114623 |
0 |
0 |
0 |
T374 |
19140 |
0 |
0 |
0 |
T375 |
37872 |
0 |
0 |
0 |
T376 |
27393 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1504744 |
193 |
0 |
0 |
T47 |
2225 |
1 |
0 |
0 |
T156 |
966 |
0 |
0 |
0 |
T181 |
0 |
13 |
0 |
0 |
T182 |
0 |
10 |
0 |
0 |
T190 |
486 |
0 |
0 |
0 |
T331 |
0 |
8 |
0 |
0 |
T333 |
0 |
7 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
6 |
0 |
0 |
T362 |
0 |
3 |
0 |
0 |
T369 |
0 |
7 |
0 |
0 |
T370 |
397 |
0 |
0 |
0 |
T371 |
555 |
0 |
0 |
0 |
T372 |
374 |
0 |
0 |
0 |
T373 |
1183 |
0 |
0 |
0 |
T374 |
379 |
0 |
0 |
0 |
T375 |
778 |
0 |
0 |
0 |
T376 |
529 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T47,T174,T181 |
1 | 0 | Covered | T47,T174,T181 |
1 | 1 | Covered | T181,T182,T331 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T47,T174,T181 |
1 | 0 | Covered | T181,T182,T331 |
1 | 1 | Covered | T47,T174,T181 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1504744 |
199 |
0 |
0 |
T47 |
2225 |
1 |
0 |
0 |
T156 |
966 |
0 |
0 |
0 |
T181 |
0 |
7 |
0 |
0 |
T182 |
0 |
3 |
0 |
0 |
T190 |
486 |
0 |
0 |
0 |
T331 |
0 |
7 |
0 |
0 |
T333 |
0 |
7 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
3 |
0 |
0 |
T362 |
0 |
8 |
0 |
0 |
T369 |
0 |
13 |
0 |
0 |
T370 |
397 |
0 |
0 |
0 |
T371 |
555 |
0 |
0 |
0 |
T372 |
374 |
0 |
0 |
0 |
T373 |
1183 |
0 |
0 |
0 |
T374 |
379 |
0 |
0 |
0 |
T375 |
778 |
0 |
0 |
0 |
T376 |
529 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117494335 |
202 |
0 |
0 |
T47 |
241622 |
1 |
0 |
0 |
T156 |
58083 |
0 |
0 |
0 |
T181 |
0 |
7 |
0 |
0 |
T182 |
0 |
3 |
0 |
0 |
T190 |
30261 |
0 |
0 |
0 |
T331 |
0 |
7 |
0 |
0 |
T333 |
0 |
7 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
3 |
0 |
0 |
T362 |
0 |
8 |
0 |
0 |
T369 |
0 |
13 |
0 |
0 |
T370 |
22431 |
0 |
0 |
0 |
T371 |
38689 |
0 |
0 |
0 |
T372 |
17827 |
0 |
0 |
0 |
T373 |
114623 |
0 |
0 |
0 |
T374 |
19140 |
0 |
0 |
0 |
T375 |
37872 |
0 |
0 |
0 |
T376 |
27393 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T47,T174,T181 |
1 | 0 | Covered | T47,T174,T181 |
1 | 1 | Covered | T181,T182,T331 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T47,T174,T181 |
1 | 0 | Covered | T181,T182,T331 |
1 | 1 | Covered | T47,T174,T181 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117494335 |
201 |
0 |
0 |
T47 |
241622 |
1 |
0 |
0 |
T156 |
58083 |
0 |
0 |
0 |
T181 |
0 |
7 |
0 |
0 |
T182 |
0 |
3 |
0 |
0 |
T190 |
30261 |
0 |
0 |
0 |
T331 |
0 |
7 |
0 |
0 |
T333 |
0 |
7 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
3 |
0 |
0 |
T362 |
0 |
8 |
0 |
0 |
T369 |
0 |
13 |
0 |
0 |
T370 |
22431 |
0 |
0 |
0 |
T371 |
38689 |
0 |
0 |
0 |
T372 |
17827 |
0 |
0 |
0 |
T373 |
114623 |
0 |
0 |
0 |
T374 |
19140 |
0 |
0 |
0 |
T375 |
37872 |
0 |
0 |
0 |
T376 |
27393 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1504744 |
201 |
0 |
0 |
T47 |
2225 |
1 |
0 |
0 |
T156 |
966 |
0 |
0 |
0 |
T181 |
0 |
7 |
0 |
0 |
T182 |
0 |
3 |
0 |
0 |
T190 |
486 |
0 |
0 |
0 |
T331 |
0 |
7 |
0 |
0 |
T333 |
0 |
7 |
0 |
0 |
T334 |
0 |
2 |
0 |
0 |
T335 |
0 |
1 |
0 |
0 |
T361 |
0 |
3 |
0 |
0 |
T362 |
0 |
8 |
0 |
0 |
T369 |
0 |
13 |
0 |
0 |
T370 |
397 |
0 |
0 |
0 |
T371 |
555 |
0 |
0 |
0 |
T372 |
374 |
0 |
0 |
0 |
T373 |
1183 |
0 |
0 |
0 |
T374 |
379 |
0 |
0 |
0 |
T375 |
778 |
0 |
0 |
0 |
T376 |
529 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 28 | 3 | 3 | 100.00 |
CONT_ASSIGN | 46 | 0 | 0 | |
CONT_ASSIGN | 49 | 0 | 0 | |
ALWAYS | 52 | 0 | 0 | |
ALWAYS | 86 | 3 | 3 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
28 |
1 |
1 |
29 |
1 |
1 |
31 |
1 |
1 |
46 |
|
unreachable |
49 |
|
unreachable |
52 |
|
unreachable |
53 |
|
unreachable |
55 |
|
unreachable |
86 |
1 |
1 |
87 |
1 |
1 |
89 |
1 |
1 |
94 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 31
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T47,T48 |
1 | 0 | Covered | T18,T47,T48 |
1 | 1 | Covered | T18,T48,T51 |
LINE 94
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T47,T48 |
1 | 0 | Covered | T18,T48,T51 |
1 | 1 | Covered | T18,T47,T48 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
28 |
2 |
2 |
100.00 |
IF |
86 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 28 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 86 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1504744 |
301 |
0 |
0 |
T6 |
2022 |
0 |
0 |
0 |
T18 |
3597 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
4 |
0 |
0 |
T51 |
0 |
4 |
0 |
0 |
T52 |
0 |
5 |
0 |
0 |
T53 |
0 |
4 |
0 |
0 |
T69 |
2504 |
0 |
0 |
0 |
T71 |
490 |
0 |
0 |
0 |
T99 |
0 |
2 |
0 |
0 |
T100 |
0 |
2 |
0 |
0 |
T101 |
0 |
4 |
0 |
0 |
T102 |
1542 |
0 |
0 |
0 |
T103 |
786 |
0 |
0 |
0 |
T104 |
323 |
0 |
0 |
0 |
T105 |
1443 |
0 |
0 |
0 |
T106 |
437 |
0 |
0 |
0 |
T107 |
477 |
0 |
0 |
0 |
T368 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
117494335 |
304 |
0 |
0 |
T6 |
91666 |
0 |
0 |
0 |
T18 |
154956 |
2 |
0 |
0 |
T47 |
0 |
1 |
0 |
0 |
T48 |
0 |
4 |
0 |
0 |
T51 |
0 |
4 |
0 |
0 |
T52 |
0 |
6 |
0 |
0 |
T53 |
0 |
5 |
0 |
0 |
T69 |
268817 |
0 |
0 |
0 |
T71 |
28815 |
0 |
0 |
0 |
T99 |
0 |
2 |
0 |
0 |
T100 |
0 |
2 |
0 |
0 |
T101 |
0 |
4 |
0 |
0 |
T102 |
162695 |
0 |
0 |
0 |
T103 |
69346 |
0 |
0 |
0 |
T104 |
19673 |
0 |
0 |
0 |
T105 |
113767 |
0 |
0 |
0 |
T106 |
19039 |
0 |
0 |
0 |
T107 |
30786 |
0 |
0 |
0 |
T368 |
0 |
2 |
0 |
0 |