Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 54 | 1 | 1 | 100.00 |
ALWAYS | 60 | 6 | 6 | 100.00 |
CONT_ASSIGN | 74 | 1 | 1 | 100.00 |
CONT_ASSIGN | 98 | 1 | 1 | 100.00 |
ALWAYS | 104 | 9 | 9 | 100.00 |
CONT_ASSIGN | 139 | 1 | 1 | 100.00 |
CONT_ASSIGN | 144 | 1 | 1 | 100.00 |
CONT_ASSIGN | 145 | 1 | 1 | 100.00 |
CONT_ASSIGN | 187 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
54 |
1 |
1 |
60 |
1 |
1 |
61 |
1 |
1 |
62 |
1 |
1 |
63 |
1 |
1 |
64 |
1 |
1 |
65 |
1 |
1 |
|
|
|
MISSING_ELSE |
74 |
1 |
1 |
98 |
1 |
1 |
104 |
1 |
1 |
105 |
1 |
1 |
106 |
1 |
1 |
107 |
1 |
1 |
112 |
1 |
1 |
113 |
1 |
1 |
114 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
139 |
1 |
1 |
144 |
1 |
1 |
145 |
1 |
1 |
187 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T15,T25,T26 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T15,T25,T26 |
1 | 1 | Covered | T15,T25,T26 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T15,T25,T26 |
1 | 0 | Covered | T15,T25,T26 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T15,T25,T26 |
1 | 1 | Covered | T15,T25,T26 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T15,T25,T26 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 54
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T15,T25,T26 |
LINE 98
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T15,T25,T26 |
1 | 1 | Covered | T15,T25,T26 |
LINE 112
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T15,T25,T26 |
1 | - | Covered | T15,T25,T26 |
LINE 114
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T15,T25,T26 |
LINE 114
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T15,T25,T26 |
1 | 1 | Covered | T15,T25,T26 |
LINE 114
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
60 |
4 |
4 |
100.00 |
IF |
104 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 60 if ((!rst_src_ni))
-2-: 62 if (src_req)
-3-: 64 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T15,T25,T26 |
0 |
0 |
1 |
Covered |
T15,T25,T26 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 104 if ((!rst_src_ni))
-2-: 107 if (src_req)
-3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T15,T25,T26 |
0 |
0 |
1 |
Covered |
T15,T25,T26 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
34235 |
0 |
0 |
T10 |
52548 |
0 |
0 |
0 |
T13 |
163774 |
0 |
0 |
0 |
T15 |
157998 |
3908 |
0 |
0 |
T25 |
24016 |
1543 |
0 |
0 |
T26 |
0 |
3039 |
0 |
0 |
T34 |
69842 |
0 |
0 |
0 |
T35 |
61664 |
0 |
0 |
0 |
T48 |
0 |
310 |
0 |
0 |
T49 |
0 |
293 |
0 |
0 |
T50 |
0 |
378 |
0 |
0 |
T51 |
26337 |
1152 |
0 |
0 |
T52 |
0 |
3531 |
0 |
0 |
T53 |
0 |
1178 |
0 |
0 |
T54 |
0 |
2934 |
0 |
0 |
T55 |
0 |
1568 |
0 |
0 |
T56 |
0 |
1527 |
0 |
0 |
T57 |
0 |
2341 |
0 |
0 |
T74 |
41260 |
0 |
0 |
0 |
T75 |
37432 |
0 |
0 |
0 |
T81 |
21504 |
0 |
0 |
0 |
T82 |
21721 |
0 |
0 |
0 |
T95 |
0 |
1803 |
0 |
0 |
T96 |
0 |
1863 |
0 |
0 |
T97 |
0 |
1870 |
0 |
0 |
T98 |
29959 |
0 |
0 |
0 |
T99 |
361044 |
0 |
0 |
0 |
T109 |
46626 |
0 |
0 |
0 |
T136 |
165393 |
0 |
0 |
0 |
T157 |
25533 |
0 |
0 |
0 |
T210 |
13396 |
0 |
0 |
0 |
T232 |
117876 |
0 |
0 |
0 |
T306 |
38859 |
0 |
0 |
0 |
T360 |
57258 |
0 |
0 |
0 |
T415 |
0 |
1948 |
0 |
0 |
T416 |
0 |
868 |
0 |
0 |
T417 |
45460 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
31089950 |
26661300 |
0 |
0 |
T1 |
39900 |
35800 |
0 |
0 |
T2 |
33300 |
29275 |
0 |
0 |
T3 |
17625 |
13575 |
0 |
0 |
T13 |
39725 |
35650 |
0 |
0 |
T15 |
102175 |
98075 |
0 |
0 |
T33 |
19550 |
15450 |
0 |
0 |
T34 |
21000 |
16950 |
0 |
0 |
T74 |
14225 |
10125 |
0 |
0 |
T81 |
9325 |
5275 |
0 |
0 |
T82 |
10725 |
6675 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
94 |
0 |
0 |
T10 |
52548 |
0 |
0 |
0 |
T13 |
163774 |
0 |
0 |
0 |
T15 |
157998 |
10 |
0 |
0 |
T25 |
24016 |
5 |
0 |
0 |
T26 |
0 |
9 |
0 |
0 |
T34 |
69842 |
0 |
0 |
0 |
T35 |
61664 |
0 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T49 |
0 |
1 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
T51 |
26337 |
3 |
0 |
0 |
T52 |
0 |
10 |
0 |
0 |
T53 |
0 |
3 |
0 |
0 |
T54 |
0 |
8 |
0 |
0 |
T55 |
0 |
3 |
0 |
0 |
T56 |
0 |
5 |
0 |
0 |
T57 |
0 |
6 |
0 |
0 |
T74 |
41260 |
0 |
0 |
0 |
T75 |
37432 |
0 |
0 |
0 |
T81 |
21504 |
0 |
0 |
0 |
T82 |
21721 |
0 |
0 |
0 |
T95 |
0 |
5 |
0 |
0 |
T96 |
0 |
5 |
0 |
0 |
T97 |
0 |
5 |
0 |
0 |
T98 |
29959 |
0 |
0 |
0 |
T99 |
361044 |
0 |
0 |
0 |
T109 |
46626 |
0 |
0 |
0 |
T136 |
165393 |
0 |
0 |
0 |
T157 |
25533 |
0 |
0 |
0 |
T210 |
13396 |
0 |
0 |
0 |
T232 |
117876 |
0 |
0 |
0 |
T306 |
38859 |
0 |
0 |
0 |
T360 |
57258 |
0 |
0 |
0 |
T415 |
0 |
5 |
0 |
0 |
T416 |
0 |
3 |
0 |
0 |
T417 |
45460 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
2147483647 |
0 |
0 |
T1 |
4096275 |
4084050 |
0 |
0 |
T2 |
3043450 |
3036900 |
0 |
0 |
T3 |
1500625 |
1486500 |
0 |
0 |
T13 |
4094350 |
4083800 |
0 |
0 |
T15 |
3949950 |
3940050 |
0 |
0 |
T33 |
1418725 |
1405600 |
0 |
0 |
T34 |
1746050 |
1730000 |
0 |
0 |
T74 |
1031500 |
1016250 |
0 |
0 |
T81 |
537600 |
522700 |
0 |
0 |
T82 |
543025 |
532325 |
0 |
0 |