dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
45.45 45.45 36.36 50.00 50.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
51.58 68.00 30.00 83.33 25.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.38 98.51 67.02 100.00 100.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 51.82 80.00 27.27 100.00 0.00
u_src_to_dst_req 54.33 92.31 25.00 100.00 0.00


Module Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
45.45 45.45 36.36 50.00 50.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
51.58 68.00 30.00 83.33 25.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.38 98.51 67.02 100.00 100.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 51.82 80.00 27.27 100.00 0.00
u_src_to_dst_req 54.33 92.31 25.00 100.00 0.00


Module Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
45.45 45.45 36.36 50.00 50.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
51.58 68.00 30.00 83.33 25.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.38 98.51 67.02 100.00 100.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 51.82 80.00 27.27 100.00 0.00
u_src_to_dst_req 54.33 92.31 25.00 100.00 0.00


Module Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
45.45 45.45 36.36 50.00 50.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
51.58 68.00 30.00 83.33 25.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.38 98.51 67.02 100.00 100.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 51.82 80.00 27.27 100.00 0.00
u_src_to_dst_req 54.33 92.31 25.00 100.00 0.00


Module Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
45.45 45.45 36.36 50.00 50.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
51.58 68.00 30.00 83.33 25.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.38 98.51 67.02 100.00 100.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 51.82 80.00 27.27 100.00 0.00
u_src_to_dst_req 54.33 92.31 25.00 100.00 0.00


Module Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
45.45 45.45 36.36 50.00 50.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
51.58 68.00 30.00 83.33 25.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.38 98.51 67.02 100.00 100.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 51.82 80.00 27.27 100.00 0.00
u_src_to_dst_req 54.33 92.31 25.00 100.00 0.00


Module Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
96.43 100.00 85.71 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.34 95.49 76.06 89.83 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.38 98.51 67.02 100.00 100.00 u_reg


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
u_arb 87.33 93.88 69.39 86.05 100.00
u_src_to_dst_req 100.00 100.00 100.00 100.00 100.00

Go back
Module Instances:
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
Line No.TotalCoveredPercent
TOTAL221045.45
CONT_ASSIGN54100.00
ALWAYS606466.67
CONT_ASSIGN74100.00
CONT_ASSIGN98100.00
ALWAYS1049555.56
CONT_ASSIGN13911100.00
CONT_ASSIGN144100.00
CONT_ASSIGN145100.00
CONT_ASSIGN187100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
54 0 1
60 1 1
61 1 1
62 1 1
63 0 1
64 1 1
65 0 1
MISSING_ELSE
74 0 1
98 0 1
104 1 1
105 1 1
106 1 1
107 1 1
112 0 1
113 0 1
114 1 1
123 0 1
124 0 1
MISSING_ELSE
139 1 1
144 0 1
145 0 1
187 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
TotalCoveredPercent
Conditions11436.36
Logical11436.36
Non-Logical00
Event00

 LINE       54
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       98
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       114
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       114
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10Not Covered
11Not Covered

 LINE       114
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11Unreachable

Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
Line No.TotalCoveredPercent
Branches 8 4 50.00
IF 60 4 2 50.00
IF 104 4 2 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 60 if ((!rst_src_ni)) -2-: 62 if (src_req) -3-: 64 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 104 if ((!rst_src_ni)) -2-: 107 if (src_req) -3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 2 50.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 2 50.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 97939549 0 0 0
DstReqKnown_A 1243598 1066452 0 0
SrcAckBusyChk_A 97939549 0 0 0
SrcBusyKnown_A 97939549 97290187 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 97939549 0 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1243598 1066452 0 0
T1 1596 1432 0 0
T2 1332 1171 0 0
T3 705 543 0 0
T13 1589 1426 0 0
T15 4087 3923 0 0
T33 782 618 0 0
T34 840 678 0 0
T74 569 405 0 0
T81 373 211 0 0
T82 429 267 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 97939549 0 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 97939549 97290187 0 0
T1 163851 163362 0 0
T2 121738 121476 0 0
T3 60025 59460 0 0
T13 163774 163352 0 0
T15 157998 157602 0 0
T33 56749 56224 0 0
T34 69842 69200 0 0
T74 41260 40650 0 0
T81 21504 20908 0 0
T82 21721 21293 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
Line No.TotalCoveredPercent
TOTAL221045.45
CONT_ASSIGN54100.00
ALWAYS606466.67
CONT_ASSIGN74100.00
CONT_ASSIGN98100.00
ALWAYS1049555.56
CONT_ASSIGN13911100.00
CONT_ASSIGN144100.00
CONT_ASSIGN145100.00
CONT_ASSIGN187100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
54 0 1
60 1 1
61 1 1
62 1 1
63 0 1
64 1 1
65 0 1
MISSING_ELSE
74 0 1
98 0 1
104 1 1
105 1 1
106 1 1
107 1 1
112 0 1
113 0 1
114 1 1
123 0 1
124 0 1
MISSING_ELSE
139 1 1
144 0 1
145 0 1
187 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
TotalCoveredPercent
Conditions11436.36
Logical11436.36
Non-Logical00
Event00

 LINE       54
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       98
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       114
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       114
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10Not Covered
11Not Covered

 LINE       114
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11Unreachable

Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
Line No.TotalCoveredPercent
Branches 8 4 50.00
IF 60 4 2 50.00
IF 104 4 2 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 60 if ((!rst_src_ni)) -2-: 62 if (src_req) -3-: 64 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 104 if ((!rst_src_ni)) -2-: 107 if (src_req) -3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 2 50.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 2 50.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 97939549 0 0 0
DstReqKnown_A 1243598 1066452 0 0
SrcAckBusyChk_A 97939549 0 0 0
SrcBusyKnown_A 97939549 97290187 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 97939549 0 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1243598 1066452 0 0
T1 1596 1432 0 0
T2 1332 1171 0 0
T3 705 543 0 0
T13 1589 1426 0 0
T15 4087 3923 0 0
T33 782 618 0 0
T34 840 678 0 0
T74 569 405 0 0
T81 373 211 0 0
T82 429 267 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 97939549 0 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 97939549 97290187 0 0
T1 163851 163362 0 0
T2 121738 121476 0 0
T3 60025 59460 0 0
T13 163774 163352 0 0
T15 157998 157602 0 0
T33 56749 56224 0 0
T34 69842 69200 0 0
T74 41260 40650 0 0
T81 21504 20908 0 0
T82 21721 21293 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
Line No.TotalCoveredPercent
TOTAL221045.45
CONT_ASSIGN54100.00
ALWAYS606466.67
CONT_ASSIGN74100.00
CONT_ASSIGN98100.00
ALWAYS1049555.56
CONT_ASSIGN13911100.00
CONT_ASSIGN144100.00
CONT_ASSIGN145100.00
CONT_ASSIGN187100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
54 0 1
60 1 1
61 1 1
62 1 1
63 0 1
64 1 1
65 0 1
MISSING_ELSE
74 0 1
98 0 1
104 1 1
105 1 1
106 1 1
107 1 1
112 0 1
113 0 1
114 1 1
123 0 1
124 0 1
MISSING_ELSE
139 1 1
144 0 1
145 0 1
187 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
TotalCoveredPercent
Conditions11436.36
Logical11436.36
Non-Logical00
Event00

 LINE       54
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       98
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       114
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       114
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10Not Covered
11Not Covered

 LINE       114
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11Unreachable

Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
Line No.TotalCoveredPercent
Branches 8 4 50.00
IF 60 4 2 50.00
IF 104 4 2 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 60 if ((!rst_src_ni)) -2-: 62 if (src_req) -3-: 64 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 104 if ((!rst_src_ni)) -2-: 107 if (src_req) -3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 2 50.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 2 50.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 97939549 0 0 0
DstReqKnown_A 1243598 1066452 0 0
SrcAckBusyChk_A 97939549 0 0 0
SrcBusyKnown_A 97939549 97290187 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 97939549 0 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1243598 1066452 0 0
T1 1596 1432 0 0
T2 1332 1171 0 0
T3 705 543 0 0
T13 1589 1426 0 0
T15 4087 3923 0 0
T33 782 618 0 0
T34 840 678 0 0
T74 569 405 0 0
T81 373 211 0 0
T82 429 267 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 97939549 0 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 97939549 97290187 0 0
T1 163851 163362 0 0
T2 121738 121476 0 0
T3 60025 59460 0 0
T13 163774 163352 0 0
T15 157998 157602 0 0
T33 56749 56224 0 0
T34 69842 69200 0 0
T74 41260 40650 0 0
T81 21504 20908 0 0
T82 21721 21293 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
Line No.TotalCoveredPercent
TOTAL221045.45
CONT_ASSIGN54100.00
ALWAYS606466.67
CONT_ASSIGN74100.00
CONT_ASSIGN98100.00
ALWAYS1049555.56
CONT_ASSIGN13911100.00
CONT_ASSIGN144100.00
CONT_ASSIGN145100.00
CONT_ASSIGN187100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
54 0 1
60 1 1
61 1 1
62 1 1
63 0 1
64 1 1
65 0 1
MISSING_ELSE
74 0 1
98 0 1
104 1 1
105 1 1
106 1 1
107 1 1
112 0 1
113 0 1
114 1 1
123 0 1
124 0 1
MISSING_ELSE
139 1 1
144 0 1
145 0 1
187 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
TotalCoveredPercent
Conditions11436.36
Logical11436.36
Non-Logical00
Event00

 LINE       54
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       98
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       114
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       114
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10Not Covered
11Not Covered

 LINE       114
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11Unreachable

Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
Line No.TotalCoveredPercent
Branches 8 4 50.00
IF 60 4 2 50.00
IF 104 4 2 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 60 if ((!rst_src_ni)) -2-: 62 if (src_req) -3-: 64 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 104 if ((!rst_src_ni)) -2-: 107 if (src_req) -3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 2 50.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 2 50.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 97939549 0 0 0
DstReqKnown_A 1243598 1066452 0 0
SrcAckBusyChk_A 97939549 0 0 0
SrcBusyKnown_A 97939549 97290187 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 97939549 0 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1243598 1066452 0 0
T1 1596 1432 0 0
T2 1332 1171 0 0
T3 705 543 0 0
T13 1589 1426 0 0
T15 4087 3923 0 0
T33 782 618 0 0
T34 840 678 0 0
T74 569 405 0 0
T81 373 211 0 0
T82 429 267 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 97939549 0 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 97939549 97290187 0 0
T1 163851 163362 0 0
T2 121738 121476 0 0
T3 60025 59460 0 0
T13 163774 163352 0 0
T15 157998 157602 0 0
T33 56749 56224 0 0
T34 69842 69200 0 0
T74 41260 40650 0 0
T81 21504 20908 0 0
T82 21721 21293 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
Line No.TotalCoveredPercent
TOTAL221045.45
CONT_ASSIGN54100.00
ALWAYS606466.67
CONT_ASSIGN74100.00
CONT_ASSIGN98100.00
ALWAYS1049555.56
CONT_ASSIGN13911100.00
CONT_ASSIGN144100.00
CONT_ASSIGN145100.00
CONT_ASSIGN187100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
54 0 1
60 1 1
61 1 1
62 1 1
63 0 1
64 1 1
65 0 1
MISSING_ELSE
74 0 1
98 0 1
104 1 1
105 1 1
106 1 1
107 1 1
112 0 1
113 0 1
114 1 1
123 0 1
124 0 1
MISSING_ELSE
139 1 1
144 0 1
145 0 1
187 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
TotalCoveredPercent
Conditions11436.36
Logical11436.36
Non-Logical00
Event00

 LINE       54
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       98
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       114
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       114
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10Not Covered
11Not Covered

 LINE       114
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11Unreachable

Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
Line No.TotalCoveredPercent
Branches 8 4 50.00
IF 60 4 2 50.00
IF 104 4 2 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 60 if ((!rst_src_ni)) -2-: 62 if (src_req) -3-: 64 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 104 if ((!rst_src_ni)) -2-: 107 if (src_req) -3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 2 50.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 2 50.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 97939549 0 0 0
DstReqKnown_A 1243598 1066452 0 0
SrcAckBusyChk_A 97939549 0 0 0
SrcBusyKnown_A 97939549 97290187 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 97939549 0 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1243598 1066452 0 0
T1 1596 1432 0 0
T2 1332 1171 0 0
T3 705 543 0 0
T13 1589 1426 0 0
T15 4087 3923 0 0
T33 782 618 0 0
T34 840 678 0 0
T74 569 405 0 0
T81 373 211 0 0
T82 429 267 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 97939549 0 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 97939549 97290187 0 0
T1 163851 163362 0 0
T2 121738 121476 0 0
T3 60025 59460 0 0
T13 163774 163352 0 0
T15 157998 157602 0 0
T33 56749 56224 0 0
T34 69842 69200 0 0
T74 41260 40650 0 0
T81 21504 20908 0 0
T82 21721 21293 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
Line No.TotalCoveredPercent
TOTAL221045.45
CONT_ASSIGN54100.00
ALWAYS606466.67
CONT_ASSIGN74100.00
CONT_ASSIGN98100.00
ALWAYS1049555.56
CONT_ASSIGN13911100.00
CONT_ASSIGN144100.00
CONT_ASSIGN145100.00
CONT_ASSIGN187100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
54 0 1
60 1 1
61 1 1
62 1 1
63 0 1
64 1 1
65 0 1
MISSING_ELSE
74 0 1
98 0 1
104 1 1
105 1 1
106 1 1
107 1 1
112 0 1
113 0 1
114 1 1
123 0 1
124 0 1
MISSING_ELSE
139 1 1
144 0 1
145 0 1
187 0 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
TotalCoveredPercent
Conditions11436.36
Logical11436.36
Non-Logical00
Event00

 LINE       54
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       98
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       114
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10Not Covered

 LINE       114
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10Not Covered
11Not Covered

 LINE       114
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11Unreachable

Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
Line No.TotalCoveredPercent
Branches 8 4 50.00
IF 60 4 2 50.00
IF 104 4 2 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 60 if ((!rst_src_ni)) -2-: 62 if (src_req) -3-: 64 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 104 if ((!rst_src_ni)) -2-: 107 if (src_req) -3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Not Covered
0 0 1 Not Covered
0 0 0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 2 50.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 2 50.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 97939549 0 0 0
DstReqKnown_A 1243598 1066452 0 0
SrcAckBusyChk_A 97939549 0 0 0
SrcBusyKnown_A 97939549 97290187 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 97939549 0 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1243598 1066452 0 0
T1 1596 1432 0 0
T2 1332 1171 0 0
T3 705 543 0 0
T13 1589 1426 0 0
T15 4087 3923 0 0
T33 782 618 0 0
T34 840 678 0 0
T74 569 405 0 0
T81 373 211 0 0
T82 429 267 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 97939549 0 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 97939549 97290187 0 0
T1 163851 163362 0 0
T2 121738 121476 0 0
T3 60025 59460 0 0
T13 163774 163352 0 0
T15 157998 157602 0 0
T33 56749 56224 0 0
T34 69842 69200 0 0
T74 41260 40650 0 0
T81 21504 20908 0 0
T82 21721 21293 0 0

Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN5411100.00
ALWAYS6066100.00
CONT_ASSIGN7411100.00
CONT_ASSIGN9811100.00
ALWAYS10499100.00
CONT_ASSIGN13911100.00
CONT_ASSIGN14411100.00
CONT_ASSIGN14511100.00
CONT_ASSIGN18711100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
54 1 1
60 1 1
61 1 1
62 1 1
63 1 1
64 1 1
65 1 1
MISSING_ELSE
74 1 1
98 1 1
104 1 1
105 1 1
106 1 1
107 1 1
112 1 1
113 1 1
114 1 1
123 1 1
124 1 1
MISSING_ELSE
139 1 1
144 1 1
145 1 1
187 1 1


Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
TotalCoveredPercent
Conditions141285.71
Logical141285.71
Non-Logical00
Event00

 LINE       54
 EXPRESSION (src_we_i | src_re_i)
             ----1---   ----2---
-1--2-StatusTests
00CoveredT1,T2,T3
01Unreachable
10CoveredT15,T25,T26

 LINE       98
 EXPRESSION (src_busy_q & ((!src_ack)))
             -----1----   ------2-----
-1--2-StatusTests
01CoveredT1,T2,T3
10CoveredT15,T25,T26
11CoveredT15,T25,T26

 LINE       114
 EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
             -----------1-----------    ------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT15,T25,T26
10CoveredT15,T25,T26

 LINE       114
 SUB-EXPRESSION (src_busy_q && src_ack)
                 -----1----    ---2---
-1--2-StatusTests
01Not Covered
10CoveredT15,T25,T26
11CoveredT15,T25,T26

 LINE       114
 SUB-EXPRESSION (src_update && ((!busy)))
                 -----1----    ----2----
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT15,T25,T26

Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
Line No.TotalCoveredPercent
Branches 8 8 100.00
IF 60 4 4 100.00
IF 104 4 4 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 60 if ((!rst_src_ni)) -2-: 62 if (src_req) -3-: 64 if (src_ack)

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Covered T15,T25,T26
0 0 1 Covered T15,T25,T26
0 0 0 Covered T1,T2,T3


LineNo. Expression -1-: 104 if ((!rst_src_ni)) -2-: 107 if (src_req) -3-: 114 if (((src_busy_q && src_ack) || (src_update && (!busy))))

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Covered T15,T25,T26
0 0 1 Covered T15,T25,T26
0 0 0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 4 4 100.00 4 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 4 4 100.00 4 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
BusySrcReqChk_A 97939549 13392 0 0
DstReqKnown_A 1243598 1066452 0 0
SrcAckBusyChk_A 97939549 37 0 0
SrcBusyKnown_A 97939549 97290187 0 0


BusySrcReqChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 97939549 13392 0 0
T13 163774 0 0 0
T15 157998 1579 0 0
T25 0 571 0 0
T26 0 2020 0 0
T34 69842 0 0 0
T35 61664 0 0 0
T52 0 1433 0 0
T54 0 1807 0 0
T56 0 659 0 0
T74 41260 0 0 0
T75 37432 0 0 0
T81 21504 0 0 0
T82 21721 0 0 0
T95 0 799 0 0
T96 0 784 0 0
T97 0 774 0 0
T98 29959 0 0 0
T99 361044 0 0 0
T415 0 785 0 0

DstReqKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 1243598 1066452 0 0
T1 1596 1432 0 0
T2 1332 1171 0 0
T3 705 543 0 0
T13 1589 1426 0 0
T15 4087 3923 0 0
T33 782 618 0 0
T34 840 678 0 0
T74 569 405 0 0
T81 373 211 0 0
T82 429 267 0 0

SrcAckBusyChk_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 97939549 37 0 0
T13 163774 0 0 0
T15 157998 4 0 0
T25 0 2 0 0
T26 0 6 0 0
T34 69842 0 0 0
T35 61664 0 0 0
T52 0 4 0 0
T54 0 5 0 0
T56 0 2 0 0
T74 41260 0 0 0
T75 37432 0 0 0
T81 21504 0 0 0
T82 21721 0 0 0
T95 0 2 0 0
T96 0 2 0 0
T97 0 2 0 0
T98 29959 0 0 0
T99 361044 0 0 0
T415 0 2 0 0

SrcBusyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 97939549 97290187 0 0
T1 163851 163362 0 0
T2 121738 121476 0 0
T3 60025 59460 0 0
T13 163774 163352 0 0
T15 157998 157602 0 0
T33 56749 56224 0 0
T34 69842 69200 0 0
T74 41260 40650 0 0
T81 21504 20908 0 0
T82 21721 21293 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%