Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
31 |
1 |
1 |
32 |
1 |
1 |
34 |
1 |
1 |
49 |
|
unreachable |
52 |
|
unreachable |
55 |
|
unreachable |
56 |
|
unreachable |
58 |
|
unreachable |
89 |
1 |
1 |
90 |
1 |
1 |
92 |
1 |
1 |
97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T53,T13,T16 |
1 | 0 | Covered | T53,T13,T16 |
1 | 1 | Covered | T53,T13,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T53,T13,T16 |
1 | 0 | Covered | T53,T13,T16 |
1 | 1 | Covered | T53,T13,T16 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
9187 |
0 |
0 |
T13 |
0 |
3 |
0 |
0 |
T16 |
0 |
4 |
0 |
0 |
T18 |
0 |
2 |
0 |
0 |
T27 |
0 |
6 |
0 |
0 |
T53 |
11549068 |
20 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T61 |
0 |
8 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T64 |
589182 |
0 |
0 |
0 |
T77 |
4141405 |
0 |
0 |
0 |
T107 |
0 |
2 |
0 |
0 |
T108 |
0 |
2 |
0 |
0 |
T109 |
0 |
2 |
0 |
0 |
T116 |
9158652 |
0 |
0 |
0 |
T145 |
0 |
31 |
0 |
0 |
T146 |
0 |
9 |
0 |
0 |
T147 |
0 |
37 |
0 |
0 |
T178 |
1035887 |
0 |
0 |
0 |
T291 |
894551 |
0 |
0 |
0 |
T330 |
1740350 |
0 |
0 |
0 |
T336 |
872339 |
0 |
0 |
0 |
T340 |
1028431 |
0 |
0 |
0 |
T341 |
676881 |
0 |
0 |
0 |
T342 |
0 |
21 |
0 |
0 |
T343 |
0 |
22 |
0 |
0 |
T344 |
0 |
24 |
0 |
0 |
T345 |
0 |
9 |
0 |
0 |
T388 |
0 |
18 |
0 |
0 |
T389 |
0 |
14 |
0 |
0 |
T390 |
0 |
12 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2147483647 |
9196 |
0 |
0 |
T13 |
0 |
4 |
0 |
0 |
T16 |
0 |
4 |
0 |
0 |
T18 |
0 |
2 |
0 |
0 |
T27 |
0 |
7 |
0 |
0 |
T53 |
12021402 |
20 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T61 |
0 |
9 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T64 |
612984 |
0 |
0 |
0 |
T77 |
4310605 |
0 |
0 |
0 |
T107 |
0 |
2 |
0 |
0 |
T108 |
0 |
2 |
0 |
0 |
T109 |
0 |
2 |
0 |
0 |
T116 |
9533280 |
0 |
0 |
0 |
T145 |
0 |
31 |
0 |
0 |
T146 |
0 |
9 |
0 |
0 |
T147 |
0 |
37 |
0 |
0 |
T178 |
1077777 |
0 |
0 |
0 |
T291 |
930552 |
0 |
0 |
0 |
T330 |
1811219 |
0 |
0 |
0 |
T336 |
907733 |
0 |
0 |
0 |
T340 |
1070092 |
0 |
0 |
0 |
T341 |
704184 |
0 |
0 |
0 |
T342 |
0 |
21 |
0 |
0 |
T343 |
0 |
22 |
0 |
0 |
T344 |
0 |
24 |
0 |
0 |
T345 |
0 |
9 |
0 |
0 |
T388 |
0 |
18 |
0 |
0 |
T389 |
0 |
14 |
0 |
0 |
T390 |
0 |
12 |
0 |
0 |