Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T53,T145,T146 |
| 1 | 0 | Covered | T53,T145,T146 |
| 1 | 1 | Covered | T53,T147,T342 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T53,T145,T146 |
| 1 | 0 | Covered | T53,T147,T342 |
| 1 | 1 | Covered | T53,T145,T146 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1558508 |
167 |
0 |
0 |
| T53 |
4348 |
2 |
0 |
0 |
| T64 |
366 |
0 |
0 |
0 |
| T77 |
1645 |
0 |
0 |
0 |
| T116 |
3420 |
0 |
0 |
0 |
| T145 |
0 |
1 |
0 |
0 |
| T146 |
0 |
1 |
0 |
0 |
| T147 |
0 |
2 |
0 |
0 |
| T178 |
623 |
0 |
0 |
0 |
| T291 |
623 |
0 |
0 |
0 |
| T330 |
806 |
0 |
0 |
0 |
| T336 |
467 |
0 |
0 |
0 |
| T340 |
583 |
0 |
0 |
0 |
| T341 |
441 |
0 |
0 |
0 |
| T342 |
0 |
10 |
0 |
0 |
| T343 |
0 |
1 |
0 |
0 |
| T345 |
0 |
1 |
0 |
0 |
| T388 |
0 |
2 |
0 |
0 |
| T389 |
0 |
2 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
123872902 |
167 |
0 |
0 |
| T53 |
476682 |
2 |
0 |
0 |
| T64 |
24168 |
0 |
0 |
0 |
| T77 |
170845 |
0 |
0 |
0 |
| T116 |
378048 |
0 |
0 |
0 |
| T145 |
0 |
1 |
0 |
0 |
| T146 |
0 |
1 |
0 |
0 |
| T147 |
0 |
2 |
0 |
0 |
| T178 |
42513 |
0 |
0 |
0 |
| T291 |
36624 |
0 |
0 |
0 |
| T330 |
71675 |
0 |
0 |
0 |
| T336 |
35861 |
0 |
0 |
0 |
| T340 |
42244 |
0 |
0 |
0 |
| T341 |
27744 |
0 |
0 |
0 |
| T342 |
0 |
10 |
0 |
0 |
| T343 |
0 |
1 |
0 |
0 |
| T345 |
0 |
1 |
0 |
0 |
| T388 |
0 |
2 |
0 |
0 |
| T389 |
0 |
2 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T53,T145,T146 |
| 1 | 0 | Covered | T53,T145,T146 |
| 1 | 1 | Covered | T53,T147,T342 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T53,T145,T146 |
| 1 | 0 | Covered | T53,T147,T342 |
| 1 | 1 | Covered | T53,T145,T146 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
123872902 |
167 |
0 |
0 |
| T53 |
476682 |
2 |
0 |
0 |
| T64 |
24168 |
0 |
0 |
0 |
| T77 |
170845 |
0 |
0 |
0 |
| T116 |
378048 |
0 |
0 |
0 |
| T145 |
0 |
1 |
0 |
0 |
| T146 |
0 |
1 |
0 |
0 |
| T147 |
0 |
2 |
0 |
0 |
| T178 |
42513 |
0 |
0 |
0 |
| T291 |
36624 |
0 |
0 |
0 |
| T330 |
71675 |
0 |
0 |
0 |
| T336 |
35861 |
0 |
0 |
0 |
| T340 |
42244 |
0 |
0 |
0 |
| T341 |
27744 |
0 |
0 |
0 |
| T342 |
0 |
10 |
0 |
0 |
| T343 |
0 |
1 |
0 |
0 |
| T345 |
0 |
1 |
0 |
0 |
| T388 |
0 |
2 |
0 |
0 |
| T389 |
0 |
2 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1558508 |
167 |
0 |
0 |
| T53 |
4348 |
2 |
0 |
0 |
| T64 |
366 |
0 |
0 |
0 |
| T77 |
1645 |
0 |
0 |
0 |
| T116 |
3420 |
0 |
0 |
0 |
| T145 |
0 |
1 |
0 |
0 |
| T146 |
0 |
1 |
0 |
0 |
| T147 |
0 |
2 |
0 |
0 |
| T178 |
623 |
0 |
0 |
0 |
| T291 |
623 |
0 |
0 |
0 |
| T330 |
806 |
0 |
0 |
0 |
| T336 |
467 |
0 |
0 |
0 |
| T340 |
583 |
0 |
0 |
0 |
| T341 |
441 |
0 |
0 |
0 |
| T342 |
0 |
10 |
0 |
0 |
| T343 |
0 |
1 |
0 |
0 |
| T345 |
0 |
1 |
0 |
0 |
| T388 |
0 |
2 |
0 |
0 |
| T389 |
0 |
2 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T53,T145,T146 |
| 1 | 0 | Covered | T53,T145,T146 |
| 1 | 1 | Covered | T53,T145,T147 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T53,T145,T146 |
| 1 | 0 | Covered | T53,T145,T147 |
| 1 | 1 | Covered | T53,T145,T146 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1558508 |
222 |
0 |
0 |
| T53 |
4348 |
2 |
0 |
0 |
| T64 |
366 |
0 |
0 |
0 |
| T77 |
1645 |
0 |
0 |
0 |
| T116 |
3420 |
0 |
0 |
0 |
| T145 |
0 |
8 |
0 |
0 |
| T146 |
0 |
1 |
0 |
0 |
| T147 |
0 |
8 |
0 |
0 |
| T178 |
623 |
0 |
0 |
0 |
| T291 |
623 |
0 |
0 |
0 |
| T330 |
806 |
0 |
0 |
0 |
| T336 |
467 |
0 |
0 |
0 |
| T340 |
583 |
0 |
0 |
0 |
| T341 |
441 |
0 |
0 |
0 |
| T342 |
0 |
4 |
0 |
0 |
| T343 |
0 |
8 |
0 |
0 |
| T345 |
0 |
1 |
0 |
0 |
| T388 |
0 |
2 |
0 |
0 |
| T389 |
0 |
2 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
123872902 |
222 |
0 |
0 |
| T53 |
476682 |
2 |
0 |
0 |
| T64 |
24168 |
0 |
0 |
0 |
| T77 |
170845 |
0 |
0 |
0 |
| T116 |
378048 |
0 |
0 |
0 |
| T145 |
0 |
8 |
0 |
0 |
| T146 |
0 |
1 |
0 |
0 |
| T147 |
0 |
8 |
0 |
0 |
| T178 |
42513 |
0 |
0 |
0 |
| T291 |
36624 |
0 |
0 |
0 |
| T330 |
71675 |
0 |
0 |
0 |
| T336 |
35861 |
0 |
0 |
0 |
| T340 |
42244 |
0 |
0 |
0 |
| T341 |
27744 |
0 |
0 |
0 |
| T342 |
0 |
4 |
0 |
0 |
| T343 |
0 |
8 |
0 |
0 |
| T345 |
0 |
1 |
0 |
0 |
| T388 |
0 |
2 |
0 |
0 |
| T389 |
0 |
2 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T53,T145,T146 |
| 1 | 0 | Covered | T53,T145,T146 |
| 1 | 1 | Covered | T53,T145,T147 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T53,T145,T146 |
| 1 | 0 | Covered | T53,T145,T147 |
| 1 | 1 | Covered | T53,T145,T146 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
123872902 |
222 |
0 |
0 |
| T53 |
476682 |
2 |
0 |
0 |
| T64 |
24168 |
0 |
0 |
0 |
| T77 |
170845 |
0 |
0 |
0 |
| T116 |
378048 |
0 |
0 |
0 |
| T145 |
0 |
8 |
0 |
0 |
| T146 |
0 |
1 |
0 |
0 |
| T147 |
0 |
8 |
0 |
0 |
| T178 |
42513 |
0 |
0 |
0 |
| T291 |
36624 |
0 |
0 |
0 |
| T330 |
71675 |
0 |
0 |
0 |
| T336 |
35861 |
0 |
0 |
0 |
| T340 |
42244 |
0 |
0 |
0 |
| T341 |
27744 |
0 |
0 |
0 |
| T342 |
0 |
4 |
0 |
0 |
| T343 |
0 |
8 |
0 |
0 |
| T345 |
0 |
1 |
0 |
0 |
| T388 |
0 |
2 |
0 |
0 |
| T389 |
0 |
2 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1558508 |
222 |
0 |
0 |
| T53 |
4348 |
2 |
0 |
0 |
| T64 |
366 |
0 |
0 |
0 |
| T77 |
1645 |
0 |
0 |
0 |
| T116 |
3420 |
0 |
0 |
0 |
| T145 |
0 |
8 |
0 |
0 |
| T146 |
0 |
1 |
0 |
0 |
| T147 |
0 |
8 |
0 |
0 |
| T178 |
623 |
0 |
0 |
0 |
| T291 |
623 |
0 |
0 |
0 |
| T330 |
806 |
0 |
0 |
0 |
| T336 |
467 |
0 |
0 |
0 |
| T340 |
583 |
0 |
0 |
0 |
| T341 |
441 |
0 |
0 |
0 |
| T342 |
0 |
4 |
0 |
0 |
| T343 |
0 |
8 |
0 |
0 |
| T345 |
0 |
1 |
0 |
0 |
| T388 |
0 |
2 |
0 |
0 |
| T389 |
0 |
2 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T53,T145,T146 |
| 1 | 0 | Covered | T53,T145,T146 |
| 1 | 1 | Covered | T53,T145,T147 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T53,T145,T146 |
| 1 | 0 | Covered | T53,T145,T147 |
| 1 | 1 | Covered | T53,T145,T146 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1558508 |
157 |
0 |
0 |
| T53 |
4348 |
2 |
0 |
0 |
| T64 |
366 |
0 |
0 |
0 |
| T77 |
1645 |
0 |
0 |
0 |
| T116 |
3420 |
0 |
0 |
0 |
| T145 |
0 |
3 |
0 |
0 |
| T146 |
0 |
1 |
0 |
0 |
| T147 |
0 |
5 |
0 |
0 |
| T178 |
623 |
0 |
0 |
0 |
| T291 |
623 |
0 |
0 |
0 |
| T330 |
806 |
0 |
0 |
0 |
| T336 |
467 |
0 |
0 |
0 |
| T340 |
583 |
0 |
0 |
0 |
| T341 |
441 |
0 |
0 |
0 |
| T342 |
0 |
2 |
0 |
0 |
| T343 |
0 |
7 |
0 |
0 |
| T345 |
0 |
1 |
0 |
0 |
| T388 |
0 |
2 |
0 |
0 |
| T389 |
0 |
2 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
123872902 |
157 |
0 |
0 |
| T53 |
476682 |
2 |
0 |
0 |
| T64 |
24168 |
0 |
0 |
0 |
| T77 |
170845 |
0 |
0 |
0 |
| T116 |
378048 |
0 |
0 |
0 |
| T145 |
0 |
3 |
0 |
0 |
| T146 |
0 |
1 |
0 |
0 |
| T147 |
0 |
5 |
0 |
0 |
| T178 |
42513 |
0 |
0 |
0 |
| T291 |
36624 |
0 |
0 |
0 |
| T330 |
71675 |
0 |
0 |
0 |
| T336 |
35861 |
0 |
0 |
0 |
| T340 |
42244 |
0 |
0 |
0 |
| T341 |
27744 |
0 |
0 |
0 |
| T342 |
0 |
2 |
0 |
0 |
| T343 |
0 |
7 |
0 |
0 |
| T345 |
0 |
1 |
0 |
0 |
| T388 |
0 |
2 |
0 |
0 |
| T389 |
0 |
2 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T53,T145,T146 |
| 1 | 0 | Covered | T53,T145,T146 |
| 1 | 1 | Covered | T53,T145,T147 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T53,T145,T146 |
| 1 | 0 | Covered | T53,T145,T147 |
| 1 | 1 | Covered | T53,T145,T146 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
123872902 |
157 |
0 |
0 |
| T53 |
476682 |
2 |
0 |
0 |
| T64 |
24168 |
0 |
0 |
0 |
| T77 |
170845 |
0 |
0 |
0 |
| T116 |
378048 |
0 |
0 |
0 |
| T145 |
0 |
3 |
0 |
0 |
| T146 |
0 |
1 |
0 |
0 |
| T147 |
0 |
5 |
0 |
0 |
| T178 |
42513 |
0 |
0 |
0 |
| T291 |
36624 |
0 |
0 |
0 |
| T330 |
71675 |
0 |
0 |
0 |
| T336 |
35861 |
0 |
0 |
0 |
| T340 |
42244 |
0 |
0 |
0 |
| T341 |
27744 |
0 |
0 |
0 |
| T342 |
0 |
2 |
0 |
0 |
| T343 |
0 |
7 |
0 |
0 |
| T345 |
0 |
1 |
0 |
0 |
| T388 |
0 |
2 |
0 |
0 |
| T389 |
0 |
2 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1558508 |
157 |
0 |
0 |
| T53 |
4348 |
2 |
0 |
0 |
| T64 |
366 |
0 |
0 |
0 |
| T77 |
1645 |
0 |
0 |
0 |
| T116 |
3420 |
0 |
0 |
0 |
| T145 |
0 |
3 |
0 |
0 |
| T146 |
0 |
1 |
0 |
0 |
| T147 |
0 |
5 |
0 |
0 |
| T178 |
623 |
0 |
0 |
0 |
| T291 |
623 |
0 |
0 |
0 |
| T330 |
806 |
0 |
0 |
0 |
| T336 |
467 |
0 |
0 |
0 |
| T340 |
583 |
0 |
0 |
0 |
| T341 |
441 |
0 |
0 |
0 |
| T342 |
0 |
2 |
0 |
0 |
| T343 |
0 |
7 |
0 |
0 |
| T345 |
0 |
1 |
0 |
0 |
| T388 |
0 |
2 |
0 |
0 |
| T389 |
0 |
2 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T53,T145,T146 |
| 1 | 0 | Covered | T53,T145,T146 |
| 1 | 1 | Covered | T53,T145,T147 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T53,T145,T146 |
| 1 | 0 | Covered | T53,T145,T147 |
| 1 | 1 | Covered | T53,T145,T146 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1558508 |
174 |
0 |
0 |
| T53 |
4348 |
2 |
0 |
0 |
| T64 |
366 |
0 |
0 |
0 |
| T77 |
1645 |
0 |
0 |
0 |
| T116 |
3420 |
0 |
0 |
0 |
| T145 |
0 |
3 |
0 |
0 |
| T146 |
0 |
1 |
0 |
0 |
| T147 |
0 |
4 |
0 |
0 |
| T178 |
623 |
0 |
0 |
0 |
| T291 |
623 |
0 |
0 |
0 |
| T330 |
806 |
0 |
0 |
0 |
| T336 |
467 |
0 |
0 |
0 |
| T340 |
583 |
0 |
0 |
0 |
| T341 |
441 |
0 |
0 |
0 |
| T342 |
0 |
12 |
0 |
0 |
| T343 |
0 |
10 |
0 |
0 |
| T345 |
0 |
1 |
0 |
0 |
| T388 |
0 |
2 |
0 |
0 |
| T389 |
0 |
2 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
123872902 |
174 |
0 |
0 |
| T53 |
476682 |
2 |
0 |
0 |
| T64 |
24168 |
0 |
0 |
0 |
| T77 |
170845 |
0 |
0 |
0 |
| T116 |
378048 |
0 |
0 |
0 |
| T145 |
0 |
3 |
0 |
0 |
| T146 |
0 |
1 |
0 |
0 |
| T147 |
0 |
4 |
0 |
0 |
| T178 |
42513 |
0 |
0 |
0 |
| T291 |
36624 |
0 |
0 |
0 |
| T330 |
71675 |
0 |
0 |
0 |
| T336 |
35861 |
0 |
0 |
0 |
| T340 |
42244 |
0 |
0 |
0 |
| T341 |
27744 |
0 |
0 |
0 |
| T342 |
0 |
12 |
0 |
0 |
| T343 |
0 |
10 |
0 |
0 |
| T345 |
0 |
1 |
0 |
0 |
| T388 |
0 |
2 |
0 |
0 |
| T389 |
0 |
2 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T53,T145,T146 |
| 1 | 0 | Covered | T53,T145,T146 |
| 1 | 1 | Covered | T53,T145,T147 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T53,T145,T146 |
| 1 | 0 | Covered | T53,T145,T147 |
| 1 | 1 | Covered | T53,T145,T146 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
123872902 |
174 |
0 |
0 |
| T53 |
476682 |
2 |
0 |
0 |
| T64 |
24168 |
0 |
0 |
0 |
| T77 |
170845 |
0 |
0 |
0 |
| T116 |
378048 |
0 |
0 |
0 |
| T145 |
0 |
3 |
0 |
0 |
| T146 |
0 |
1 |
0 |
0 |
| T147 |
0 |
4 |
0 |
0 |
| T178 |
42513 |
0 |
0 |
0 |
| T291 |
36624 |
0 |
0 |
0 |
| T330 |
71675 |
0 |
0 |
0 |
| T336 |
35861 |
0 |
0 |
0 |
| T340 |
42244 |
0 |
0 |
0 |
| T341 |
27744 |
0 |
0 |
0 |
| T342 |
0 |
12 |
0 |
0 |
| T343 |
0 |
10 |
0 |
0 |
| T345 |
0 |
1 |
0 |
0 |
| T388 |
0 |
2 |
0 |
0 |
| T389 |
0 |
2 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1558508 |
174 |
0 |
0 |
| T53 |
4348 |
2 |
0 |
0 |
| T64 |
366 |
0 |
0 |
0 |
| T77 |
1645 |
0 |
0 |
0 |
| T116 |
3420 |
0 |
0 |
0 |
| T145 |
0 |
3 |
0 |
0 |
| T146 |
0 |
1 |
0 |
0 |
| T147 |
0 |
4 |
0 |
0 |
| T178 |
623 |
0 |
0 |
0 |
| T291 |
623 |
0 |
0 |
0 |
| T330 |
806 |
0 |
0 |
0 |
| T336 |
467 |
0 |
0 |
0 |
| T340 |
583 |
0 |
0 |
0 |
| T341 |
441 |
0 |
0 |
0 |
| T342 |
0 |
12 |
0 |
0 |
| T343 |
0 |
10 |
0 |
0 |
| T345 |
0 |
1 |
0 |
0 |
| T388 |
0 |
2 |
0 |
0 |
| T389 |
0 |
2 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T53,T145,T146 |
| 1 | 0 | Covered | T53,T145,T146 |
| 1 | 1 | Covered | T53,T145,T147 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T53,T145,T146 |
| 1 | 0 | Covered | T53,T145,T147 |
| 1 | 1 | Covered | T53,T145,T146 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1558508 |
148 |
0 |
0 |
| T53 |
4348 |
2 |
0 |
0 |
| T64 |
366 |
0 |
0 |
0 |
| T77 |
1645 |
0 |
0 |
0 |
| T116 |
3420 |
0 |
0 |
0 |
| T145 |
0 |
3 |
0 |
0 |
| T146 |
0 |
1 |
0 |
0 |
| T147 |
0 |
2 |
0 |
0 |
| T178 |
623 |
0 |
0 |
0 |
| T291 |
623 |
0 |
0 |
0 |
| T330 |
806 |
0 |
0 |
0 |
| T336 |
467 |
0 |
0 |
0 |
| T340 |
583 |
0 |
0 |
0 |
| T341 |
441 |
0 |
0 |
0 |
| T343 |
0 |
4 |
0 |
0 |
| T345 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T388 |
0 |
2 |
0 |
0 |
| T389 |
0 |
2 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
123872902 |
148 |
0 |
0 |
| T53 |
476682 |
2 |
0 |
0 |
| T64 |
24168 |
0 |
0 |
0 |
| T77 |
170845 |
0 |
0 |
0 |
| T116 |
378048 |
0 |
0 |
0 |
| T145 |
0 |
3 |
0 |
0 |
| T146 |
0 |
1 |
0 |
0 |
| T147 |
0 |
2 |
0 |
0 |
| T178 |
42513 |
0 |
0 |
0 |
| T291 |
36624 |
0 |
0 |
0 |
| T330 |
71675 |
0 |
0 |
0 |
| T336 |
35861 |
0 |
0 |
0 |
| T340 |
42244 |
0 |
0 |
0 |
| T341 |
27744 |
0 |
0 |
0 |
| T343 |
0 |
4 |
0 |
0 |
| T345 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T388 |
0 |
2 |
0 |
0 |
| T389 |
0 |
2 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T53,T145,T146 |
| 1 | 0 | Covered | T53,T145,T146 |
| 1 | 1 | Covered | T53,T145,T147 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T53,T145,T146 |
| 1 | 0 | Covered | T53,T145,T147 |
| 1 | 1 | Covered | T53,T145,T146 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
123872902 |
148 |
0 |
0 |
| T53 |
476682 |
2 |
0 |
0 |
| T64 |
24168 |
0 |
0 |
0 |
| T77 |
170845 |
0 |
0 |
0 |
| T116 |
378048 |
0 |
0 |
0 |
| T145 |
0 |
3 |
0 |
0 |
| T146 |
0 |
1 |
0 |
0 |
| T147 |
0 |
2 |
0 |
0 |
| T178 |
42513 |
0 |
0 |
0 |
| T291 |
36624 |
0 |
0 |
0 |
| T330 |
71675 |
0 |
0 |
0 |
| T336 |
35861 |
0 |
0 |
0 |
| T340 |
42244 |
0 |
0 |
0 |
| T341 |
27744 |
0 |
0 |
0 |
| T343 |
0 |
4 |
0 |
0 |
| T345 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T388 |
0 |
2 |
0 |
0 |
| T389 |
0 |
2 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1558508 |
148 |
0 |
0 |
| T53 |
4348 |
2 |
0 |
0 |
| T64 |
366 |
0 |
0 |
0 |
| T77 |
1645 |
0 |
0 |
0 |
| T116 |
3420 |
0 |
0 |
0 |
| T145 |
0 |
3 |
0 |
0 |
| T146 |
0 |
1 |
0 |
0 |
| T147 |
0 |
2 |
0 |
0 |
| T178 |
623 |
0 |
0 |
0 |
| T291 |
623 |
0 |
0 |
0 |
| T330 |
806 |
0 |
0 |
0 |
| T336 |
467 |
0 |
0 |
0 |
| T340 |
583 |
0 |
0 |
0 |
| T341 |
441 |
0 |
0 |
0 |
| T343 |
0 |
4 |
0 |
0 |
| T345 |
0 |
1 |
0 |
0 |
| T380 |
0 |
1 |
0 |
0 |
| T388 |
0 |
2 |
0 |
0 |
| T389 |
0 |
2 |
0 |
0 |
| T390 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T53,T13,T16 |
| 1 | 0 | Covered | T53,T13,T16 |
| 1 | 1 | Covered | T53,T13,T16 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T53,T13,T16 |
| 1 | 0 | Covered | T53,T13,T16 |
| 1 | 1 | Covered | T53,T13,T16 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1558508 |
212 |
0 |
0 |
| T13 |
0 |
1 |
0 |
0 |
| T16 |
0 |
4 |
0 |
0 |
| T18 |
0 |
2 |
0 |
0 |
| T27 |
0 |
4 |
0 |
0 |
| T53 |
4348 |
2 |
0 |
0 |
| T59 |
0 |
2 |
0 |
0 |
| T61 |
0 |
6 |
0 |
0 |
| T64 |
366 |
0 |
0 |
0 |
| T77 |
1645 |
0 |
0 |
0 |
| T107 |
0 |
2 |
0 |
0 |
| T108 |
0 |
2 |
0 |
0 |
| T109 |
0 |
2 |
0 |
0 |
| T116 |
3420 |
0 |
0 |
0 |
| T178 |
623 |
0 |
0 |
0 |
| T291 |
623 |
0 |
0 |
0 |
| T330 |
806 |
0 |
0 |
0 |
| T336 |
467 |
0 |
0 |
0 |
| T340 |
583 |
0 |
0 |
0 |
| T341 |
441 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
123872902 |
215 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T16 |
0 |
4 |
0 |
0 |
| T18 |
0 |
2 |
0 |
0 |
| T27 |
0 |
5 |
0 |
0 |
| T53 |
476682 |
2 |
0 |
0 |
| T59 |
0 |
2 |
0 |
0 |
| T61 |
0 |
7 |
0 |
0 |
| T64 |
24168 |
0 |
0 |
0 |
| T77 |
170845 |
0 |
0 |
0 |
| T107 |
0 |
2 |
0 |
0 |
| T108 |
0 |
2 |
0 |
0 |
| T109 |
0 |
2 |
0 |
0 |
| T116 |
378048 |
0 |
0 |
0 |
| T178 |
42513 |
0 |
0 |
0 |
| T291 |
36624 |
0 |
0 |
0 |
| T330 |
71675 |
0 |
0 |
0 |
| T336 |
35861 |
0 |
0 |
0 |
| T340 |
42244 |
0 |
0 |
0 |
| T341 |
27744 |
0 |
0 |
0 |