Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
| ALWAYS | 71 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
| ALWAYS | 115 | 9 | 9 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 65 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
| 74 |
1 |
1 |
| 75 |
1 |
1 |
| 76 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 85 |
1 |
1 |
| 109 |
1 |
1 |
| 115 |
1 |
1 |
| 116 |
1 |
1 |
| 117 |
1 |
1 |
| 118 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
| 125 |
1 |
1 |
| 134 |
1 |
1 |
| 135 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 150 |
1 |
1 |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 14 | 12 | 85.71 |
| Logical | 14 | 12 | 85.71 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T53,T55,T56 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T53,T13,T16 |
| 1 | 1 | Covered | T53,T13,T16 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T13,T16,T18 |
| 1 | 0 | Covered | T53,T13,T16 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T53,T13,T16 |
| 1 | 1 | Covered | T53,T13,T16 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T13,T16,T18 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 13 | 12 | 92.31 |
| Logical | 13 | 12 | 92.31 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T53,T13,T27 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T53,T13,T16 |
| 1 | 1 | Covered | T53,T13,T16 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T53,T13,T16 |
| 1 | - | Covered | T13,T16,T18 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T53,T13,T16 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T53,T13,T16 |
| 1 | 1 | Covered | T53,T13,T16 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
8 |
100.00 |
| IF |
71 |
4 |
4 |
100.00 |
| IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T53,T13,T16 |
| 0 |
0 |
1 |
Covered |
T53,T13,T16 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T53,T13,T16 |
| 0 |
0 |
1 |
Covered |
T53,T13,T16 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
1877708 |
0 |
0 |
| T13 |
0 |
983 |
0 |
0 |
| T16 |
0 |
1565 |
0 |
0 |
| T18 |
0 |
729 |
0 |
0 |
| T27 |
0 |
2245 |
0 |
0 |
| T53 |
11917050 |
4263 |
0 |
0 |
| T59 |
0 |
800 |
0 |
0 |
| T61 |
0 |
2655 |
0 |
0 |
| T62 |
0 |
482 |
0 |
0 |
| T64 |
604200 |
0 |
0 |
0 |
| T77 |
4271125 |
0 |
0 |
0 |
| T107 |
0 |
814 |
0 |
0 |
| T108 |
0 |
717 |
0 |
0 |
| T109 |
0 |
784 |
0 |
0 |
| T116 |
9451200 |
0 |
0 |
0 |
| T145 |
0 |
7513 |
0 |
0 |
| T146 |
0 |
1567 |
0 |
0 |
| T147 |
0 |
9096 |
0 |
0 |
| T178 |
1062825 |
0 |
0 |
0 |
| T291 |
915600 |
0 |
0 |
0 |
| T330 |
1791875 |
0 |
0 |
0 |
| T336 |
896525 |
0 |
0 |
0 |
| T340 |
1056100 |
0 |
0 |
0 |
| T341 |
693600 |
0 |
0 |
0 |
| T342 |
0 |
3620 |
0 |
0 |
| T343 |
0 |
3930 |
0 |
0 |
| T344 |
0 |
4765 |
0 |
0 |
| T345 |
0 |
2249 |
0 |
0 |
| T388 |
0 |
3607 |
0 |
0 |
| T389 |
0 |
2990 |
0 |
0 |
| T390 |
0 |
2289 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38962700 |
34066800 |
0 |
0 |
| T1 |
17125 |
13025 |
0 |
0 |
| T2 |
25825 |
21700 |
0 |
0 |
| T3 |
19700 |
15575 |
0 |
0 |
| T4 |
214725 |
196000 |
0 |
0 |
| T5 |
382800 |
377075 |
0 |
0 |
| T34 |
22850 |
18800 |
0 |
0 |
| T67 |
18225 |
14125 |
0 |
0 |
| T91 |
15575 |
11450 |
0 |
0 |
| T92 |
8000 |
3950 |
0 |
0 |
| T93 |
17975 |
13900 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
4701 |
0 |
0 |
| T13 |
0 |
2 |
0 |
0 |
| T16 |
0 |
4 |
0 |
0 |
| T18 |
0 |
2 |
0 |
0 |
| T27 |
0 |
5 |
0 |
0 |
| T53 |
11917050 |
12 |
0 |
0 |
| T59 |
0 |
2 |
0 |
0 |
| T61 |
0 |
7 |
0 |
0 |
| T62 |
0 |
1 |
0 |
0 |
| T64 |
604200 |
0 |
0 |
0 |
| T77 |
4271125 |
0 |
0 |
0 |
| T107 |
0 |
2 |
0 |
0 |
| T108 |
0 |
2 |
0 |
0 |
| T109 |
0 |
2 |
0 |
0 |
| T116 |
9451200 |
0 |
0 |
0 |
| T145 |
0 |
17 |
0 |
0 |
| T146 |
0 |
5 |
0 |
0 |
| T147 |
0 |
22 |
0 |
0 |
| T178 |
1062825 |
0 |
0 |
0 |
| T291 |
915600 |
0 |
0 |
0 |
| T330 |
1791875 |
0 |
0 |
0 |
| T336 |
896525 |
0 |
0 |
0 |
| T340 |
1056100 |
0 |
0 |
0 |
| T341 |
693600 |
0 |
0 |
0 |
| T342 |
0 |
11 |
0 |
0 |
| T343 |
0 |
11 |
0 |
0 |
| T344 |
0 |
12 |
0 |
0 |
| T345 |
0 |
5 |
0 |
0 |
| T388 |
0 |
10 |
0 |
0 |
| T389 |
0 |
8 |
0 |
0 |
| T390 |
0 |
6 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
1163300 |
1154825 |
0 |
0 |
| T2 |
1771150 |
1759375 |
0 |
0 |
| T3 |
1199225 |
1186275 |
0 |
0 |
| T4 |
14009575 |
13947300 |
0 |
0 |
| T5 |
4450975 |
4449050 |
0 |
0 |
| T34 |
1387625 |
1376600 |
0 |
0 |
| T67 |
1312000 |
1296850 |
0 |
0 |
| T91 |
1092375 |
1076625 |
0 |
0 |
| T92 |
500425 |
477900 |
0 |
0 |
| T93 |
1214425 |
1203550 |
0 |
0 |