Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T13,T27 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T53,T13,T27 |
1 | 1 | Covered | T53,T13,T27 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T53,T13,T27 |
1 | - | Covered | T13,T27,T61 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T13,T27 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T53,T13,T27 |
1 | 1 | Covered | T53,T13,T27 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T53,T13,T27 |
0 |
0 |
1 |
Covered |
T53,T13,T27 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T53,T13,T27 |
0 |
0 |
1 |
Covered |
T53,T13,T27 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
76408 |
0 |
0 |
T13 |
0 |
716 |
0 |
0 |
T27 |
0 |
773 |
0 |
0 |
T53 |
476682 |
714 |
0 |
0 |
T61 |
0 |
808 |
0 |
0 |
T64 |
24168 |
0 |
0 |
0 |
T77 |
170845 |
0 |
0 |
0 |
T116 |
378048 |
0 |
0 |
0 |
T145 |
0 |
2027 |
0 |
0 |
T146 |
0 |
336 |
0 |
0 |
T147 |
0 |
2461 |
0 |
0 |
T178 |
42513 |
0 |
0 |
0 |
T291 |
36624 |
0 |
0 |
0 |
T330 |
71675 |
0 |
0 |
0 |
T336 |
35861 |
0 |
0 |
0 |
T340 |
42244 |
0 |
0 |
0 |
T341 |
27744 |
0 |
0 |
0 |
T342 |
0 |
2575 |
0 |
0 |
T345 |
0 |
378 |
0 |
0 |
T388 |
0 |
754 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1558508 |
1362672 |
0 |
0 |
T1 |
685 |
521 |
0 |
0 |
T2 |
1033 |
868 |
0 |
0 |
T3 |
788 |
623 |
0 |
0 |
T4 |
8589 |
7840 |
0 |
0 |
T5 |
15312 |
15083 |
0 |
0 |
T34 |
914 |
752 |
0 |
0 |
T67 |
729 |
565 |
0 |
0 |
T91 |
623 |
458 |
0 |
0 |
T92 |
320 |
158 |
0 |
0 |
T93 |
719 |
556 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
193 |
0 |
0 |
T13 |
0 |
2 |
0 |
0 |
T27 |
0 |
2 |
0 |
0 |
T53 |
476682 |
2 |
0 |
0 |
T61 |
0 |
2 |
0 |
0 |
T64 |
24168 |
0 |
0 |
0 |
T77 |
170845 |
0 |
0 |
0 |
T116 |
378048 |
0 |
0 |
0 |
T145 |
0 |
5 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T147 |
0 |
6 |
0 |
0 |
T178 |
42513 |
0 |
0 |
0 |
T291 |
36624 |
0 |
0 |
0 |
T330 |
71675 |
0 |
0 |
0 |
T336 |
35861 |
0 |
0 |
0 |
T340 |
42244 |
0 |
0 |
0 |
T341 |
27744 |
0 |
0 |
0 |
T342 |
0 |
7 |
0 |
0 |
T345 |
0 |
1 |
0 |
0 |
T388 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
123137046 |
0 |
0 |
T1 |
46532 |
46193 |
0 |
0 |
T2 |
70846 |
70375 |
0 |
0 |
T3 |
47969 |
47451 |
0 |
0 |
T4 |
560383 |
557892 |
0 |
0 |
T5 |
178039 |
177962 |
0 |
0 |
T34 |
55505 |
55064 |
0 |
0 |
T67 |
52480 |
51874 |
0 |
0 |
T91 |
43695 |
43065 |
0 |
0 |
T92 |
20017 |
19116 |
0 |
0 |
T93 |
48577 |
48142 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T391,T145 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T53,T145,T146 |
1 | 1 | Covered | T53,T145,T146 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T53,T145,T146 |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T145,T146 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T53,T145,T146 |
1 | 1 | Covered | T53,T145,T146 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T53,T145,T146 |
0 |
0 |
1 |
Covered |
T53,T145,T146 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T53,T145,T146 |
0 |
0 |
1 |
Covered |
T53,T145,T146 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
72396 |
0 |
0 |
T53 |
476682 |
727 |
0 |
0 |
T64 |
24168 |
0 |
0 |
0 |
T77 |
170845 |
0 |
0 |
0 |
T116 |
378048 |
0 |
0 |
0 |
T145 |
0 |
377 |
0 |
0 |
T146 |
0 |
332 |
0 |
0 |
T147 |
0 |
757 |
0 |
0 |
T178 |
42513 |
0 |
0 |
0 |
T291 |
36624 |
0 |
0 |
0 |
T330 |
71675 |
0 |
0 |
0 |
T336 |
35861 |
0 |
0 |
0 |
T340 |
42244 |
0 |
0 |
0 |
T341 |
27744 |
0 |
0 |
0 |
T342 |
0 |
704 |
0 |
0 |
T343 |
0 |
1928 |
0 |
0 |
T345 |
0 |
415 |
0 |
0 |
T388 |
0 |
656 |
0 |
0 |
T389 |
0 |
752 |
0 |
0 |
T390 |
0 |
682 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1558508 |
1362672 |
0 |
0 |
T1 |
685 |
521 |
0 |
0 |
T2 |
1033 |
868 |
0 |
0 |
T3 |
788 |
623 |
0 |
0 |
T4 |
8589 |
7840 |
0 |
0 |
T5 |
15312 |
15083 |
0 |
0 |
T34 |
914 |
752 |
0 |
0 |
T67 |
729 |
565 |
0 |
0 |
T91 |
623 |
458 |
0 |
0 |
T92 |
320 |
158 |
0 |
0 |
T93 |
719 |
556 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
182 |
0 |
0 |
T53 |
476682 |
2 |
0 |
0 |
T64 |
24168 |
0 |
0 |
0 |
T77 |
170845 |
0 |
0 |
0 |
T116 |
378048 |
0 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T147 |
0 |
2 |
0 |
0 |
T178 |
42513 |
0 |
0 |
0 |
T291 |
36624 |
0 |
0 |
0 |
T330 |
71675 |
0 |
0 |
0 |
T336 |
35861 |
0 |
0 |
0 |
T340 |
42244 |
0 |
0 |
0 |
T341 |
27744 |
0 |
0 |
0 |
T342 |
0 |
2 |
0 |
0 |
T343 |
0 |
5 |
0 |
0 |
T345 |
0 |
1 |
0 |
0 |
T388 |
0 |
2 |
0 |
0 |
T389 |
0 |
2 |
0 |
0 |
T390 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
123137046 |
0 |
0 |
T1 |
46532 |
46193 |
0 |
0 |
T2 |
70846 |
70375 |
0 |
0 |
T3 |
47969 |
47451 |
0 |
0 |
T4 |
560383 |
557892 |
0 |
0 |
T5 |
178039 |
177962 |
0 |
0 |
T34 |
55505 |
55064 |
0 |
0 |
T67 |
52480 |
51874 |
0 |
0 |
T91 |
43695 |
43065 |
0 |
0 |
T92 |
20017 |
19116 |
0 |
0 |
T93 |
48577 |
48142 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T145,T392 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T53,T145,T146 |
1 | 1 | Covered | T53,T145,T146 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T53,T145,T146 |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T145,T146 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T53,T145,T146 |
1 | 1 | Covered | T53,T145,T146 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T53,T145,T146 |
0 |
0 |
1 |
Covered |
T53,T145,T146 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T53,T145,T146 |
0 |
0 |
1 |
Covered |
T53,T145,T146 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
79513 |
0 |
0 |
T53 |
476682 |
723 |
0 |
0 |
T64 |
24168 |
0 |
0 |
0 |
T77 |
170845 |
0 |
0 |
0 |
T116 |
378048 |
0 |
0 |
0 |
T145 |
0 |
2588 |
0 |
0 |
T146 |
0 |
304 |
0 |
0 |
T147 |
0 |
249 |
0 |
0 |
T178 |
42513 |
0 |
0 |
0 |
T291 |
36624 |
0 |
0 |
0 |
T330 |
71675 |
0 |
0 |
0 |
T336 |
35861 |
0 |
0 |
0 |
T340 |
42244 |
0 |
0 |
0 |
T341 |
27744 |
0 |
0 |
0 |
T342 |
0 |
985 |
0 |
0 |
T343 |
0 |
2729 |
0 |
0 |
T345 |
0 |
445 |
0 |
0 |
T388 |
0 |
839 |
0 |
0 |
T389 |
0 |
746 |
0 |
0 |
T390 |
0 |
762 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1558508 |
1362672 |
0 |
0 |
T1 |
685 |
521 |
0 |
0 |
T2 |
1033 |
868 |
0 |
0 |
T3 |
788 |
623 |
0 |
0 |
T4 |
8589 |
7840 |
0 |
0 |
T5 |
15312 |
15083 |
0 |
0 |
T34 |
914 |
752 |
0 |
0 |
T67 |
729 |
565 |
0 |
0 |
T91 |
623 |
458 |
0 |
0 |
T92 |
320 |
158 |
0 |
0 |
T93 |
719 |
556 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
200 |
0 |
0 |
T53 |
476682 |
2 |
0 |
0 |
T64 |
24168 |
0 |
0 |
0 |
T77 |
170845 |
0 |
0 |
0 |
T116 |
378048 |
0 |
0 |
0 |
T145 |
0 |
6 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T147 |
0 |
1 |
0 |
0 |
T178 |
42513 |
0 |
0 |
0 |
T291 |
36624 |
0 |
0 |
0 |
T330 |
71675 |
0 |
0 |
0 |
T336 |
35861 |
0 |
0 |
0 |
T340 |
42244 |
0 |
0 |
0 |
T341 |
27744 |
0 |
0 |
0 |
T342 |
0 |
3 |
0 |
0 |
T343 |
0 |
7 |
0 |
0 |
T345 |
0 |
1 |
0 |
0 |
T388 |
0 |
2 |
0 |
0 |
T389 |
0 |
2 |
0 |
0 |
T390 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
123137046 |
0 |
0 |
T1 |
46532 |
46193 |
0 |
0 |
T2 |
70846 |
70375 |
0 |
0 |
T3 |
47969 |
47451 |
0 |
0 |
T4 |
560383 |
557892 |
0 |
0 |
T5 |
178039 |
177962 |
0 |
0 |
T34 |
55505 |
55064 |
0 |
0 |
T67 |
52480 |
51874 |
0 |
0 |
T91 |
43695 |
43065 |
0 |
0 |
T92 |
20017 |
19116 |
0 |
0 |
T93 |
48577 |
48142 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T391,T393 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T53,T145,T146 |
1 | 1 | Covered | T53,T145,T146 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T53,T145,T146 |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T145,T146 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T53,T145,T146 |
1 | 1 | Covered | T53,T145,T146 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T53,T145,T146 |
0 |
0 |
1 |
Covered |
T53,T145,T146 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T53,T145,T146 |
0 |
0 |
1 |
Covered |
T53,T145,T146 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
84213 |
0 |
0 |
T53 |
476682 |
812 |
0 |
0 |
T64 |
24168 |
0 |
0 |
0 |
T77 |
170845 |
0 |
0 |
0 |
T116 |
378048 |
0 |
0 |
0 |
T145 |
0 |
4244 |
0 |
0 |
T146 |
0 |
310 |
0 |
0 |
T147 |
0 |
3448 |
0 |
0 |
T178 |
42513 |
0 |
0 |
0 |
T291 |
36624 |
0 |
0 |
0 |
T330 |
71675 |
0 |
0 |
0 |
T336 |
35861 |
0 |
0 |
0 |
T340 |
42244 |
0 |
0 |
0 |
T341 |
27744 |
0 |
0 |
0 |
T342 |
0 |
2868 |
0 |
0 |
T343 |
0 |
4173 |
0 |
0 |
T345 |
0 |
390 |
0 |
0 |
T388 |
0 |
687 |
0 |
0 |
T389 |
0 |
694 |
0 |
0 |
T390 |
0 |
705 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1558508 |
1362672 |
0 |
0 |
T1 |
685 |
521 |
0 |
0 |
T2 |
1033 |
868 |
0 |
0 |
T3 |
788 |
623 |
0 |
0 |
T4 |
8589 |
7840 |
0 |
0 |
T5 |
15312 |
15083 |
0 |
0 |
T34 |
914 |
752 |
0 |
0 |
T67 |
729 |
565 |
0 |
0 |
T91 |
623 |
458 |
0 |
0 |
T92 |
320 |
158 |
0 |
0 |
T93 |
719 |
556 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
211 |
0 |
0 |
T53 |
476682 |
2 |
0 |
0 |
T64 |
24168 |
0 |
0 |
0 |
T77 |
170845 |
0 |
0 |
0 |
T116 |
378048 |
0 |
0 |
0 |
T145 |
0 |
10 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T147 |
0 |
8 |
0 |
0 |
T178 |
42513 |
0 |
0 |
0 |
T291 |
36624 |
0 |
0 |
0 |
T330 |
71675 |
0 |
0 |
0 |
T336 |
35861 |
0 |
0 |
0 |
T340 |
42244 |
0 |
0 |
0 |
T341 |
27744 |
0 |
0 |
0 |
T342 |
0 |
8 |
0 |
0 |
T343 |
0 |
11 |
0 |
0 |
T345 |
0 |
1 |
0 |
0 |
T388 |
0 |
2 |
0 |
0 |
T389 |
0 |
2 |
0 |
0 |
T390 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
123137046 |
0 |
0 |
T1 |
46532 |
46193 |
0 |
0 |
T2 |
70846 |
70375 |
0 |
0 |
T3 |
47969 |
47451 |
0 |
0 |
T4 |
560383 |
557892 |
0 |
0 |
T5 |
178039 |
177962 |
0 |
0 |
T34 |
55505 |
55064 |
0 |
0 |
T67 |
52480 |
51874 |
0 |
0 |
T91 |
43695 |
43065 |
0 |
0 |
T92 |
20017 |
19116 |
0 |
0 |
T93 |
48577 |
48142 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T62,T63 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T53,T62,T63 |
1 | 1 | Covered | T53,T62,T63 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T53,T62,T63 |
1 | - | Covered | T62,T63 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T62,T63 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T53,T62,T63 |
1 | 1 | Covered | T53,T62,T63 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T53,T62,T63 |
0 |
0 |
1 |
Covered |
T53,T62,T63 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T53,T62,T63 |
0 |
0 |
1 |
Covered |
T53,T62,T63 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
78220 |
0 |
0 |
T53 |
476682 |
805 |
0 |
0 |
T62 |
0 |
1027 |
0 |
0 |
T63 |
0 |
937 |
0 |
0 |
T64 |
24168 |
0 |
0 |
0 |
T77 |
170845 |
0 |
0 |
0 |
T116 |
378048 |
0 |
0 |
0 |
T145 |
0 |
430 |
0 |
0 |
T146 |
0 |
324 |
0 |
0 |
T147 |
0 |
4735 |
0 |
0 |
T178 |
42513 |
0 |
0 |
0 |
T291 |
36624 |
0 |
0 |
0 |
T330 |
71675 |
0 |
0 |
0 |
T336 |
35861 |
0 |
0 |
0 |
T340 |
42244 |
0 |
0 |
0 |
T341 |
27744 |
0 |
0 |
0 |
T342 |
0 |
2254 |
0 |
0 |
T345 |
0 |
365 |
0 |
0 |
T388 |
0 |
774 |
0 |
0 |
T389 |
0 |
754 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1558508 |
1362672 |
0 |
0 |
T1 |
685 |
521 |
0 |
0 |
T2 |
1033 |
868 |
0 |
0 |
T3 |
788 |
623 |
0 |
0 |
T4 |
8589 |
7840 |
0 |
0 |
T5 |
15312 |
15083 |
0 |
0 |
T34 |
914 |
752 |
0 |
0 |
T67 |
729 |
565 |
0 |
0 |
T91 |
623 |
458 |
0 |
0 |
T92 |
320 |
158 |
0 |
0 |
T93 |
719 |
556 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
197 |
0 |
0 |
T53 |
476682 |
2 |
0 |
0 |
T62 |
0 |
2 |
0 |
0 |
T63 |
0 |
2 |
0 |
0 |
T64 |
24168 |
0 |
0 |
0 |
T77 |
170845 |
0 |
0 |
0 |
T116 |
378048 |
0 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T147 |
0 |
11 |
0 |
0 |
T178 |
42513 |
0 |
0 |
0 |
T291 |
36624 |
0 |
0 |
0 |
T330 |
71675 |
0 |
0 |
0 |
T336 |
35861 |
0 |
0 |
0 |
T340 |
42244 |
0 |
0 |
0 |
T341 |
27744 |
0 |
0 |
0 |
T342 |
0 |
6 |
0 |
0 |
T345 |
0 |
1 |
0 |
0 |
T388 |
0 |
2 |
0 |
0 |
T389 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
123137046 |
0 |
0 |
T1 |
46532 |
46193 |
0 |
0 |
T2 |
70846 |
70375 |
0 |
0 |
T3 |
47969 |
47451 |
0 |
0 |
T4 |
560383 |
557892 |
0 |
0 |
T5 |
178039 |
177962 |
0 |
0 |
T34 |
55505 |
55064 |
0 |
0 |
T67 |
52480 |
51874 |
0 |
0 |
T91 |
43695 |
43065 |
0 |
0 |
T92 |
20017 |
19116 |
0 |
0 |
T93 |
48577 |
48142 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T16,T18 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T53,T16,T18 |
1 | 1 | Covered | T53,T16,T18 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T53,T16,T18 |
1 | - | Covered | T16,T18,T59 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T16,T18 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T53,T16,T18 |
1 | 1 | Covered | T53,T16,T18 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T53,T16,T18 |
0 |
0 |
1 |
Covered |
T53,T16,T18 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T53,T16,T18 |
0 |
0 |
1 |
Covered |
T53,T16,T18 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
81361 |
0 |
0 |
T16 |
0 |
1555 |
0 |
0 |
T18 |
0 |
764 |
0 |
0 |
T53 |
476682 |
704 |
0 |
0 |
T57 |
0 |
1122 |
0 |
0 |
T59 |
0 |
726 |
0 |
0 |
T60 |
0 |
1656 |
0 |
0 |
T64 |
24168 |
0 |
0 |
0 |
T77 |
170845 |
0 |
0 |
0 |
T107 |
0 |
779 |
0 |
0 |
T108 |
0 |
772 |
0 |
0 |
T109 |
0 |
734 |
0 |
0 |
T116 |
378048 |
0 |
0 |
0 |
T178 |
42513 |
0 |
0 |
0 |
T291 |
36624 |
0 |
0 |
0 |
T330 |
71675 |
0 |
0 |
0 |
T336 |
35861 |
0 |
0 |
0 |
T340 |
42244 |
0 |
0 |
0 |
T341 |
27744 |
0 |
0 |
0 |
T394 |
0 |
1667 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1558508 |
1362672 |
0 |
0 |
T1 |
685 |
521 |
0 |
0 |
T2 |
1033 |
868 |
0 |
0 |
T3 |
788 |
623 |
0 |
0 |
T4 |
8589 |
7840 |
0 |
0 |
T5 |
15312 |
15083 |
0 |
0 |
T34 |
914 |
752 |
0 |
0 |
T67 |
729 |
565 |
0 |
0 |
T91 |
623 |
458 |
0 |
0 |
T92 |
320 |
158 |
0 |
0 |
T93 |
719 |
556 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
205 |
0 |
0 |
T16 |
0 |
4 |
0 |
0 |
T18 |
0 |
2 |
0 |
0 |
T53 |
476682 |
2 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T59 |
0 |
2 |
0 |
0 |
T60 |
0 |
4 |
0 |
0 |
T64 |
24168 |
0 |
0 |
0 |
T77 |
170845 |
0 |
0 |
0 |
T107 |
0 |
2 |
0 |
0 |
T108 |
0 |
2 |
0 |
0 |
T109 |
0 |
2 |
0 |
0 |
T116 |
378048 |
0 |
0 |
0 |
T178 |
42513 |
0 |
0 |
0 |
T291 |
36624 |
0 |
0 |
0 |
T330 |
71675 |
0 |
0 |
0 |
T336 |
35861 |
0 |
0 |
0 |
T340 |
42244 |
0 |
0 |
0 |
T341 |
27744 |
0 |
0 |
0 |
T394 |
0 |
4 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
123137046 |
0 |
0 |
T1 |
46532 |
46193 |
0 |
0 |
T2 |
70846 |
70375 |
0 |
0 |
T3 |
47969 |
47451 |
0 |
0 |
T4 |
560383 |
557892 |
0 |
0 |
T5 |
178039 |
177962 |
0 |
0 |
T34 |
55505 |
55064 |
0 |
0 |
T67 |
52480 |
51874 |
0 |
0 |
T91 |
43695 |
43065 |
0 |
0 |
T92 |
20017 |
19116 |
0 |
0 |
T93 |
48577 |
48142 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T145,T395 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T53,T145,T146 |
1 | 1 | Covered | T53,T145,T146 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T53,T145,T146 |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T145,T146 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T53,T145,T146 |
1 | 1 | Covered | T53,T145,T146 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T53,T145,T146 |
0 |
0 |
1 |
Covered |
T53,T145,T146 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T53,T145,T146 |
0 |
0 |
1 |
Covered |
T53,T145,T146 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
72309 |
0 |
0 |
T53 |
476682 |
678 |
0 |
0 |
T64 |
24168 |
0 |
0 |
0 |
T77 |
170845 |
0 |
0 |
0 |
T116 |
378048 |
0 |
0 |
0 |
T145 |
0 |
3428 |
0 |
0 |
T146 |
0 |
256 |
0 |
0 |
T147 |
0 |
733 |
0 |
0 |
T178 |
42513 |
0 |
0 |
0 |
T291 |
36624 |
0 |
0 |
0 |
T330 |
71675 |
0 |
0 |
0 |
T336 |
35861 |
0 |
0 |
0 |
T340 |
42244 |
0 |
0 |
0 |
T341 |
27744 |
0 |
0 |
0 |
T342 |
0 |
2578 |
0 |
0 |
T343 |
0 |
2299 |
0 |
0 |
T345 |
0 |
449 |
0 |
0 |
T388 |
0 |
765 |
0 |
0 |
T389 |
0 |
627 |
0 |
0 |
T390 |
0 |
628 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1558508 |
1362672 |
0 |
0 |
T1 |
685 |
521 |
0 |
0 |
T2 |
1033 |
868 |
0 |
0 |
T3 |
788 |
623 |
0 |
0 |
T4 |
8589 |
7840 |
0 |
0 |
T5 |
15312 |
15083 |
0 |
0 |
T34 |
914 |
752 |
0 |
0 |
T67 |
729 |
565 |
0 |
0 |
T91 |
623 |
458 |
0 |
0 |
T92 |
320 |
158 |
0 |
0 |
T93 |
719 |
556 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
183 |
0 |
0 |
T53 |
476682 |
2 |
0 |
0 |
T64 |
24168 |
0 |
0 |
0 |
T77 |
170845 |
0 |
0 |
0 |
T116 |
378048 |
0 |
0 |
0 |
T145 |
0 |
8 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T147 |
0 |
2 |
0 |
0 |
T178 |
42513 |
0 |
0 |
0 |
T291 |
36624 |
0 |
0 |
0 |
T330 |
71675 |
0 |
0 |
0 |
T336 |
35861 |
0 |
0 |
0 |
T340 |
42244 |
0 |
0 |
0 |
T341 |
27744 |
0 |
0 |
0 |
T342 |
0 |
7 |
0 |
0 |
T343 |
0 |
6 |
0 |
0 |
T345 |
0 |
1 |
0 |
0 |
T388 |
0 |
2 |
0 |
0 |
T389 |
0 |
2 |
0 |
0 |
T390 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
123137046 |
0 |
0 |
T1 |
46532 |
46193 |
0 |
0 |
T2 |
70846 |
70375 |
0 |
0 |
T3 |
47969 |
47451 |
0 |
0 |
T4 |
560383 |
557892 |
0 |
0 |
T5 |
178039 |
177962 |
0 |
0 |
T34 |
55505 |
55064 |
0 |
0 |
T67 |
52480 |
51874 |
0 |
0 |
T91 |
43695 |
43065 |
0 |
0 |
T92 |
20017 |
19116 |
0 |
0 |
T93 |
48577 |
48142 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T396,T391 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T53,T145,T146 |
1 | 1 | Covered | T53,T145,T146 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T53,T145,T146 |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T145,T146 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T53,T145,T146 |
1 | 1 | Covered | T53,T145,T146 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T53,T145,T146 |
0 |
0 |
1 |
Covered |
T53,T145,T146 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T53,T145,T146 |
0 |
0 |
1 |
Covered |
T53,T145,T146 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
69866 |
0 |
0 |
T53 |
476682 |
751 |
0 |
0 |
T64 |
24168 |
0 |
0 |
0 |
T77 |
170845 |
0 |
0 |
0 |
T116 |
378048 |
0 |
0 |
0 |
T145 |
0 |
1411 |
0 |
0 |
T146 |
0 |
321 |
0 |
0 |
T147 |
0 |
3459 |
0 |
0 |
T178 |
42513 |
0 |
0 |
0 |
T291 |
36624 |
0 |
0 |
0 |
T330 |
71675 |
0 |
0 |
0 |
T336 |
35861 |
0 |
0 |
0 |
T340 |
42244 |
0 |
0 |
0 |
T341 |
27744 |
0 |
0 |
0 |
T342 |
0 |
1371 |
0 |
0 |
T343 |
0 |
3043 |
0 |
0 |
T345 |
0 |
414 |
0 |
0 |
T388 |
0 |
719 |
0 |
0 |
T389 |
0 |
772 |
0 |
0 |
T390 |
0 |
757 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1558508 |
1362672 |
0 |
0 |
T1 |
685 |
521 |
0 |
0 |
T2 |
1033 |
868 |
0 |
0 |
T3 |
788 |
623 |
0 |
0 |
T4 |
8589 |
7840 |
0 |
0 |
T5 |
15312 |
15083 |
0 |
0 |
T34 |
914 |
752 |
0 |
0 |
T67 |
729 |
565 |
0 |
0 |
T91 |
623 |
458 |
0 |
0 |
T92 |
320 |
158 |
0 |
0 |
T93 |
719 |
556 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
175 |
0 |
0 |
T53 |
476682 |
2 |
0 |
0 |
T64 |
24168 |
0 |
0 |
0 |
T77 |
170845 |
0 |
0 |
0 |
T116 |
378048 |
0 |
0 |
0 |
T145 |
0 |
3 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T147 |
0 |
8 |
0 |
0 |
T178 |
42513 |
0 |
0 |
0 |
T291 |
36624 |
0 |
0 |
0 |
T330 |
71675 |
0 |
0 |
0 |
T336 |
35861 |
0 |
0 |
0 |
T340 |
42244 |
0 |
0 |
0 |
T341 |
27744 |
0 |
0 |
0 |
T342 |
0 |
4 |
0 |
0 |
T343 |
0 |
8 |
0 |
0 |
T345 |
0 |
1 |
0 |
0 |
T388 |
0 |
2 |
0 |
0 |
T389 |
0 |
2 |
0 |
0 |
T390 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
123137046 |
0 |
0 |
T1 |
46532 |
46193 |
0 |
0 |
T2 |
70846 |
70375 |
0 |
0 |
T3 |
47969 |
47451 |
0 |
0 |
T4 |
560383 |
557892 |
0 |
0 |
T5 |
178039 |
177962 |
0 |
0 |
T34 |
55505 |
55064 |
0 |
0 |
T67 |
52480 |
51874 |
0 |
0 |
T91 |
43695 |
43065 |
0 |
0 |
T92 |
20017 |
19116 |
0 |
0 |
T93 |
48577 |
48142 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T13,T27 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T53,T13,T27 |
1 | 1 | Covered | T53,T13,T27 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T13,T27 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T53,T13,T27 |
1 | 1 | Covered | T53,T13,T27 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T53,T13,T27 |
0 |
0 |
1 |
Covered |
T53,T13,T27 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T53,T13,T27 |
0 |
0 |
1 |
Covered |
T53,T13,T27 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
83779 |
0 |
0 |
T13 |
0 |
341 |
0 |
0 |
T27 |
0 |
277 |
0 |
0 |
T53 |
476682 |
758 |
0 |
0 |
T61 |
0 |
436 |
0 |
0 |
T64 |
24168 |
0 |
0 |
0 |
T77 |
170845 |
0 |
0 |
0 |
T116 |
378048 |
0 |
0 |
0 |
T145 |
0 |
3411 |
0 |
0 |
T146 |
0 |
278 |
0 |
0 |
T147 |
0 |
3421 |
0 |
0 |
T178 |
42513 |
0 |
0 |
0 |
T291 |
36624 |
0 |
0 |
0 |
T330 |
71675 |
0 |
0 |
0 |
T336 |
35861 |
0 |
0 |
0 |
T340 |
42244 |
0 |
0 |
0 |
T341 |
27744 |
0 |
0 |
0 |
T342 |
0 |
1026 |
0 |
0 |
T345 |
0 |
458 |
0 |
0 |
T388 |
0 |
638 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1558508 |
1362672 |
0 |
0 |
T1 |
685 |
521 |
0 |
0 |
T2 |
1033 |
868 |
0 |
0 |
T3 |
788 |
623 |
0 |
0 |
T4 |
8589 |
7840 |
0 |
0 |
T5 |
15312 |
15083 |
0 |
0 |
T34 |
914 |
752 |
0 |
0 |
T67 |
729 |
565 |
0 |
0 |
T91 |
623 |
458 |
0 |
0 |
T92 |
320 |
158 |
0 |
0 |
T93 |
719 |
556 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
209 |
0 |
0 |
T13 |
0 |
1 |
0 |
0 |
T27 |
0 |
1 |
0 |
0 |
T53 |
476682 |
2 |
0 |
0 |
T61 |
0 |
1 |
0 |
0 |
T64 |
24168 |
0 |
0 |
0 |
T77 |
170845 |
0 |
0 |
0 |
T116 |
378048 |
0 |
0 |
0 |
T145 |
0 |
8 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T147 |
0 |
8 |
0 |
0 |
T178 |
42513 |
0 |
0 |
0 |
T291 |
36624 |
0 |
0 |
0 |
T330 |
71675 |
0 |
0 |
0 |
T336 |
35861 |
0 |
0 |
0 |
T340 |
42244 |
0 |
0 |
0 |
T341 |
27744 |
0 |
0 |
0 |
T342 |
0 |
3 |
0 |
0 |
T345 |
0 |
1 |
0 |
0 |
T388 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
123137046 |
0 |
0 |
T1 |
46532 |
46193 |
0 |
0 |
T2 |
70846 |
70375 |
0 |
0 |
T3 |
47969 |
47451 |
0 |
0 |
T4 |
560383 |
557892 |
0 |
0 |
T5 |
178039 |
177962 |
0 |
0 |
T34 |
55505 |
55064 |
0 |
0 |
T67 |
52480 |
51874 |
0 |
0 |
T91 |
43695 |
43065 |
0 |
0 |
T92 |
20017 |
19116 |
0 |
0 |
T93 |
48577 |
48142 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T397,T398 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T53,T145,T146 |
1 | 1 | Covered | T53,T145,T146 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T145,T146 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T53,T145,T146 |
1 | 1 | Covered | T53,T145,T146 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T53,T145,T146 |
0 |
0 |
1 |
Covered |
T53,T145,T146 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T53,T145,T146 |
0 |
0 |
1 |
Covered |
T53,T145,T146 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
58077 |
0 |
0 |
T53 |
476682 |
689 |
0 |
0 |
T64 |
24168 |
0 |
0 |
0 |
T77 |
170845 |
0 |
0 |
0 |
T116 |
378048 |
0 |
0 |
0 |
T145 |
0 |
1394 |
0 |
0 |
T146 |
0 |
313 |
0 |
0 |
T147 |
0 |
740 |
0 |
0 |
T178 |
42513 |
0 |
0 |
0 |
T291 |
36624 |
0 |
0 |
0 |
T330 |
71675 |
0 |
0 |
0 |
T336 |
35861 |
0 |
0 |
0 |
T340 |
42244 |
0 |
0 |
0 |
T341 |
27744 |
0 |
0 |
0 |
T342 |
0 |
976 |
0 |
0 |
T343 |
0 |
2974 |
0 |
0 |
T345 |
0 |
461 |
0 |
0 |
T388 |
0 |
750 |
0 |
0 |
T389 |
0 |
760 |
0 |
0 |
T390 |
0 |
822 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1558508 |
1362672 |
0 |
0 |
T1 |
685 |
521 |
0 |
0 |
T2 |
1033 |
868 |
0 |
0 |
T3 |
788 |
623 |
0 |
0 |
T4 |
8589 |
7840 |
0 |
0 |
T5 |
15312 |
15083 |
0 |
0 |
T34 |
914 |
752 |
0 |
0 |
T67 |
729 |
565 |
0 |
0 |
T91 |
623 |
458 |
0 |
0 |
T92 |
320 |
158 |
0 |
0 |
T93 |
719 |
556 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
149 |
0 |
0 |
T53 |
476682 |
2 |
0 |
0 |
T64 |
24168 |
0 |
0 |
0 |
T77 |
170845 |
0 |
0 |
0 |
T116 |
378048 |
0 |
0 |
0 |
T145 |
0 |
3 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T147 |
0 |
2 |
0 |
0 |
T178 |
42513 |
0 |
0 |
0 |
T291 |
36624 |
0 |
0 |
0 |
T330 |
71675 |
0 |
0 |
0 |
T336 |
35861 |
0 |
0 |
0 |
T340 |
42244 |
0 |
0 |
0 |
T341 |
27744 |
0 |
0 |
0 |
T342 |
0 |
3 |
0 |
0 |
T343 |
0 |
8 |
0 |
0 |
T345 |
0 |
1 |
0 |
0 |
T388 |
0 |
2 |
0 |
0 |
T389 |
0 |
2 |
0 |
0 |
T390 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
123137046 |
0 |
0 |
T1 |
46532 |
46193 |
0 |
0 |
T2 |
70846 |
70375 |
0 |
0 |
T3 |
47969 |
47451 |
0 |
0 |
T4 |
560383 |
557892 |
0 |
0 |
T5 |
178039 |
177962 |
0 |
0 |
T34 |
55505 |
55064 |
0 |
0 |
T67 |
52480 |
51874 |
0 |
0 |
T91 |
43695 |
43065 |
0 |
0 |
T92 |
20017 |
19116 |
0 |
0 |
T93 |
48577 |
48142 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T399,T400 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T53,T146,T147 |
1 | 1 | Covered | T53,T146,T147 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T146,T147 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T53,T146,T147 |
1 | 1 | Covered | T53,T146,T147 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T53,T146,T147 |
0 |
0 |
1 |
Covered |
T53,T146,T147 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T53,T146,T147 |
0 |
0 |
1 |
Covered |
T53,T146,T147 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
62592 |
0 |
0 |
T53 |
476682 |
725 |
0 |
0 |
T64 |
24168 |
0 |
0 |
0 |
T77 |
170845 |
0 |
0 |
0 |
T116 |
378048 |
0 |
0 |
0 |
T146 |
0 |
260 |
0 |
0 |
T147 |
0 |
767 |
0 |
0 |
T178 |
42513 |
0 |
0 |
0 |
T291 |
36624 |
0 |
0 |
0 |
T330 |
71675 |
0 |
0 |
0 |
T336 |
35861 |
0 |
0 |
0 |
T340 |
42244 |
0 |
0 |
0 |
T341 |
27744 |
0 |
0 |
0 |
T342 |
0 |
951 |
0 |
0 |
T343 |
0 |
682 |
0 |
0 |
T344 |
0 |
4765 |
0 |
0 |
T345 |
0 |
393 |
0 |
0 |
T388 |
0 |
734 |
0 |
0 |
T389 |
0 |
768 |
0 |
0 |
T390 |
0 |
735 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1558508 |
1362672 |
0 |
0 |
T1 |
685 |
521 |
0 |
0 |
T2 |
1033 |
868 |
0 |
0 |
T3 |
788 |
623 |
0 |
0 |
T4 |
8589 |
7840 |
0 |
0 |
T5 |
15312 |
15083 |
0 |
0 |
T34 |
914 |
752 |
0 |
0 |
T67 |
729 |
565 |
0 |
0 |
T91 |
623 |
458 |
0 |
0 |
T92 |
320 |
158 |
0 |
0 |
T93 |
719 |
556 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
161 |
0 |
0 |
T53 |
476682 |
2 |
0 |
0 |
T64 |
24168 |
0 |
0 |
0 |
T77 |
170845 |
0 |
0 |
0 |
T116 |
378048 |
0 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T147 |
0 |
2 |
0 |
0 |
T178 |
42513 |
0 |
0 |
0 |
T291 |
36624 |
0 |
0 |
0 |
T330 |
71675 |
0 |
0 |
0 |
T336 |
35861 |
0 |
0 |
0 |
T340 |
42244 |
0 |
0 |
0 |
T341 |
27744 |
0 |
0 |
0 |
T342 |
0 |
3 |
0 |
0 |
T343 |
0 |
2 |
0 |
0 |
T344 |
0 |
12 |
0 |
0 |
T345 |
0 |
1 |
0 |
0 |
T388 |
0 |
2 |
0 |
0 |
T389 |
0 |
2 |
0 |
0 |
T390 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
123137046 |
0 |
0 |
T1 |
46532 |
46193 |
0 |
0 |
T2 |
70846 |
70375 |
0 |
0 |
T3 |
47969 |
47451 |
0 |
0 |
T4 |
560383 |
557892 |
0 |
0 |
T5 |
178039 |
177962 |
0 |
0 |
T34 |
55505 |
55064 |
0 |
0 |
T67 |
52480 |
51874 |
0 |
0 |
T91 |
43695 |
43065 |
0 |
0 |
T92 |
20017 |
19116 |
0 |
0 |
T93 |
48577 |
48142 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T396,T393 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T53,T145,T146 |
1 | 1 | Covered | T53,T145,T146 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T145,T146 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T53,T145,T146 |
1 | 1 | Covered | T53,T145,T146 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T53,T145,T146 |
0 |
0 |
1 |
Covered |
T53,T145,T146 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T53,T145,T146 |
0 |
0 |
1 |
Covered |
T53,T145,T146 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
61445 |
0 |
0 |
T53 |
476682 |
674 |
0 |
0 |
T64 |
24168 |
0 |
0 |
0 |
T77 |
170845 |
0 |
0 |
0 |
T116 |
378048 |
0 |
0 |
0 |
T145 |
0 |
1405 |
0 |
0 |
T146 |
0 |
360 |
0 |
0 |
T147 |
0 |
1214 |
0 |
0 |
T178 |
42513 |
0 |
0 |
0 |
T291 |
36624 |
0 |
0 |
0 |
T330 |
71675 |
0 |
0 |
0 |
T336 |
35861 |
0 |
0 |
0 |
T340 |
42244 |
0 |
0 |
0 |
T341 |
27744 |
0 |
0 |
0 |
T342 |
0 |
319 |
0 |
0 |
T343 |
0 |
274 |
0 |
0 |
T345 |
0 |
471 |
0 |
0 |
T388 |
0 |
742 |
0 |
0 |
T389 |
0 |
728 |
0 |
0 |
T390 |
0 |
732 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1558508 |
1362672 |
0 |
0 |
T1 |
685 |
521 |
0 |
0 |
T2 |
1033 |
868 |
0 |
0 |
T3 |
788 |
623 |
0 |
0 |
T4 |
8589 |
7840 |
0 |
0 |
T5 |
15312 |
15083 |
0 |
0 |
T34 |
914 |
752 |
0 |
0 |
T67 |
729 |
565 |
0 |
0 |
T91 |
623 |
458 |
0 |
0 |
T92 |
320 |
158 |
0 |
0 |
T93 |
719 |
556 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
156 |
0 |
0 |
T53 |
476682 |
2 |
0 |
0 |
T64 |
24168 |
0 |
0 |
0 |
T77 |
170845 |
0 |
0 |
0 |
T116 |
378048 |
0 |
0 |
0 |
T145 |
0 |
3 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T147 |
0 |
3 |
0 |
0 |
T178 |
42513 |
0 |
0 |
0 |
T291 |
36624 |
0 |
0 |
0 |
T330 |
71675 |
0 |
0 |
0 |
T336 |
35861 |
0 |
0 |
0 |
T340 |
42244 |
0 |
0 |
0 |
T341 |
27744 |
0 |
0 |
0 |
T342 |
0 |
1 |
0 |
0 |
T343 |
0 |
1 |
0 |
0 |
T345 |
0 |
1 |
0 |
0 |
T388 |
0 |
2 |
0 |
0 |
T389 |
0 |
2 |
0 |
0 |
T390 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
123137046 |
0 |
0 |
T1 |
46532 |
46193 |
0 |
0 |
T2 |
70846 |
70375 |
0 |
0 |
T3 |
47969 |
47451 |
0 |
0 |
T4 |
560383 |
557892 |
0 |
0 |
T5 |
178039 |
177962 |
0 |
0 |
T34 |
55505 |
55064 |
0 |
0 |
T67 |
52480 |
51874 |
0 |
0 |
T91 |
43695 |
43065 |
0 |
0 |
T92 |
20017 |
19116 |
0 |
0 |
T93 |
48577 |
48142 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T62,T63 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T53,T62,T63 |
1 | 1 | Covered | T53,T62,T63 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T62,T63 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T53,T62,T63 |
1 | 1 | Covered | T53,T62,T63 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T53,T62,T63 |
0 |
0 |
1 |
Covered |
T53,T62,T63 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T53,T62,T63 |
0 |
0 |
1 |
Covered |
T53,T62,T63 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
69009 |
0 |
0 |
T53 |
476682 |
722 |
0 |
0 |
T62 |
0 |
482 |
0 |
0 |
T63 |
0 |
274 |
0 |
0 |
T64 |
24168 |
0 |
0 |
0 |
T77 |
170845 |
0 |
0 |
0 |
T116 |
378048 |
0 |
0 |
0 |
T145 |
0 |
1303 |
0 |
0 |
T146 |
0 |
356 |
0 |
0 |
T147 |
0 |
2954 |
0 |
0 |
T178 |
42513 |
0 |
0 |
0 |
T291 |
36624 |
0 |
0 |
0 |
T330 |
71675 |
0 |
0 |
0 |
T336 |
35861 |
0 |
0 |
0 |
T340 |
42244 |
0 |
0 |
0 |
T341 |
27744 |
0 |
0 |
0 |
T342 |
0 |
348 |
0 |
0 |
T345 |
0 |
466 |
0 |
0 |
T388 |
0 |
743 |
0 |
0 |
T389 |
0 |
734 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1558508 |
1362672 |
0 |
0 |
T1 |
685 |
521 |
0 |
0 |
T2 |
1033 |
868 |
0 |
0 |
T3 |
788 |
623 |
0 |
0 |
T4 |
8589 |
7840 |
0 |
0 |
T5 |
15312 |
15083 |
0 |
0 |
T34 |
914 |
752 |
0 |
0 |
T67 |
729 |
565 |
0 |
0 |
T91 |
623 |
458 |
0 |
0 |
T92 |
320 |
158 |
0 |
0 |
T93 |
719 |
556 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
175 |
0 |
0 |
T53 |
476682 |
2 |
0 |
0 |
T62 |
0 |
1 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T64 |
24168 |
0 |
0 |
0 |
T77 |
170845 |
0 |
0 |
0 |
T116 |
378048 |
0 |
0 |
0 |
T145 |
0 |
3 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T147 |
0 |
7 |
0 |
0 |
T178 |
42513 |
0 |
0 |
0 |
T291 |
36624 |
0 |
0 |
0 |
T330 |
71675 |
0 |
0 |
0 |
T336 |
35861 |
0 |
0 |
0 |
T340 |
42244 |
0 |
0 |
0 |
T341 |
27744 |
0 |
0 |
0 |
T342 |
0 |
1 |
0 |
0 |
T345 |
0 |
1 |
0 |
0 |
T388 |
0 |
2 |
0 |
0 |
T389 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
123137046 |
0 |
0 |
T1 |
46532 |
46193 |
0 |
0 |
T2 |
70846 |
70375 |
0 |
0 |
T3 |
47969 |
47451 |
0 |
0 |
T4 |
560383 |
557892 |
0 |
0 |
T5 |
178039 |
177962 |
0 |
0 |
T34 |
55505 |
55064 |
0 |
0 |
T67 |
52480 |
51874 |
0 |
0 |
T91 |
43695 |
43065 |
0 |
0 |
T92 |
20017 |
19116 |
0 |
0 |
T93 |
48577 |
48142 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T16,T18 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T53,T16,T18 |
1 | 1 | Covered | T53,T16,T18 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T16,T18 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T53,T16,T18 |
1 | 1 | Covered | T53,T16,T18 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T53,T16,T18 |
0 |
0 |
1 |
Covered |
T53,T16,T18 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T53,T16,T18 |
0 |
0 |
1 |
Covered |
T53,T16,T18 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
78029 |
0 |
0 |
T16 |
0 |
687 |
0 |
0 |
T18 |
0 |
390 |
0 |
0 |
T53 |
476682 |
790 |
0 |
0 |
T57 |
0 |
463 |
0 |
0 |
T59 |
0 |
349 |
0 |
0 |
T60 |
0 |
792 |
0 |
0 |
T64 |
24168 |
0 |
0 |
0 |
T77 |
170845 |
0 |
0 |
0 |
T107 |
0 |
404 |
0 |
0 |
T108 |
0 |
276 |
0 |
0 |
T109 |
0 |
358 |
0 |
0 |
T116 |
378048 |
0 |
0 |
0 |
T178 |
42513 |
0 |
0 |
0 |
T291 |
36624 |
0 |
0 |
0 |
T330 |
71675 |
0 |
0 |
0 |
T336 |
35861 |
0 |
0 |
0 |
T340 |
42244 |
0 |
0 |
0 |
T341 |
27744 |
0 |
0 |
0 |
T394 |
0 |
682 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1558508 |
1362672 |
0 |
0 |
T1 |
685 |
521 |
0 |
0 |
T2 |
1033 |
868 |
0 |
0 |
T3 |
788 |
623 |
0 |
0 |
T4 |
8589 |
7840 |
0 |
0 |
T5 |
15312 |
15083 |
0 |
0 |
T34 |
914 |
752 |
0 |
0 |
T67 |
729 |
565 |
0 |
0 |
T91 |
623 |
458 |
0 |
0 |
T92 |
320 |
158 |
0 |
0 |
T93 |
719 |
556 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
196 |
0 |
0 |
T16 |
0 |
2 |
0 |
0 |
T18 |
0 |
1 |
0 |
0 |
T53 |
476682 |
2 |
0 |
0 |
T57 |
0 |
1 |
0 |
0 |
T59 |
0 |
1 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T64 |
24168 |
0 |
0 |
0 |
T77 |
170845 |
0 |
0 |
0 |
T107 |
0 |
1 |
0 |
0 |
T108 |
0 |
1 |
0 |
0 |
T109 |
0 |
1 |
0 |
0 |
T116 |
378048 |
0 |
0 |
0 |
T178 |
42513 |
0 |
0 |
0 |
T291 |
36624 |
0 |
0 |
0 |
T330 |
71675 |
0 |
0 |
0 |
T336 |
35861 |
0 |
0 |
0 |
T340 |
42244 |
0 |
0 |
0 |
T341 |
27744 |
0 |
0 |
0 |
T394 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
123137046 |
0 |
0 |
T1 |
46532 |
46193 |
0 |
0 |
T2 |
70846 |
70375 |
0 |
0 |
T3 |
47969 |
47451 |
0 |
0 |
T4 |
560383 |
557892 |
0 |
0 |
T5 |
178039 |
177962 |
0 |
0 |
T34 |
55505 |
55064 |
0 |
0 |
T67 |
52480 |
51874 |
0 |
0 |
T91 |
43695 |
43065 |
0 |
0 |
T92 |
20017 |
19116 |
0 |
0 |
T93 |
48577 |
48142 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T401,T145 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T53,T145,T146 |
1 | 1 | Covered | T53,T145,T146 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T145,T146 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T53,T145,T146 |
1 | 1 | Covered | T53,T145,T146 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T53,T145,T146 |
0 |
0 |
1 |
Covered |
T53,T145,T146 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T53,T145,T146 |
0 |
0 |
1 |
Covered |
T53,T145,T146 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
84677 |
0 |
0 |
T53 |
476682 |
807 |
0 |
0 |
T64 |
24168 |
0 |
0 |
0 |
T77 |
170845 |
0 |
0 |
0 |
T116 |
378048 |
0 |
0 |
0 |
T145 |
0 |
374 |
0 |
0 |
T146 |
0 |
304 |
0 |
0 |
T147 |
0 |
3746 |
0 |
0 |
T178 |
42513 |
0 |
0 |
0 |
T291 |
36624 |
0 |
0 |
0 |
T330 |
71675 |
0 |
0 |
0 |
T336 |
35861 |
0 |
0 |
0 |
T340 |
42244 |
0 |
0 |
0 |
T341 |
27744 |
0 |
0 |
0 |
T342 |
0 |
3271 |
0 |
0 |
T343 |
0 |
4142 |
0 |
0 |
T345 |
0 |
460 |
0 |
0 |
T388 |
0 |
666 |
0 |
0 |
T389 |
0 |
739 |
0 |
0 |
T390 |
0 |
711 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1558508 |
1362672 |
0 |
0 |
T1 |
685 |
521 |
0 |
0 |
T2 |
1033 |
868 |
0 |
0 |
T3 |
788 |
623 |
0 |
0 |
T4 |
8589 |
7840 |
0 |
0 |
T5 |
15312 |
15083 |
0 |
0 |
T34 |
914 |
752 |
0 |
0 |
T67 |
729 |
565 |
0 |
0 |
T91 |
623 |
458 |
0 |
0 |
T92 |
320 |
158 |
0 |
0 |
T93 |
719 |
556 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
215 |
0 |
0 |
T53 |
476682 |
2 |
0 |
0 |
T64 |
24168 |
0 |
0 |
0 |
T77 |
170845 |
0 |
0 |
0 |
T116 |
378048 |
0 |
0 |
0 |
T145 |
0 |
1 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T147 |
0 |
9 |
0 |
0 |
T178 |
42513 |
0 |
0 |
0 |
T291 |
36624 |
0 |
0 |
0 |
T330 |
71675 |
0 |
0 |
0 |
T336 |
35861 |
0 |
0 |
0 |
T340 |
42244 |
0 |
0 |
0 |
T341 |
27744 |
0 |
0 |
0 |
T342 |
0 |
9 |
0 |
0 |
T343 |
0 |
11 |
0 |
0 |
T345 |
0 |
1 |
0 |
0 |
T388 |
0 |
2 |
0 |
0 |
T389 |
0 |
2 |
0 |
0 |
T390 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
123137046 |
0 |
0 |
T1 |
46532 |
46193 |
0 |
0 |
T2 |
70846 |
70375 |
0 |
0 |
T3 |
47969 |
47451 |
0 |
0 |
T4 |
560383 |
557892 |
0 |
0 |
T5 |
178039 |
177962 |
0 |
0 |
T34 |
55505 |
55064 |
0 |
0 |
T67 |
52480 |
51874 |
0 |
0 |
T91 |
43695 |
43065 |
0 |
0 |
T92 |
20017 |
19116 |
0 |
0 |
T93 |
48577 |
48142 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T402,T145 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T53,T145,T146 |
1 | 1 | Covered | T53,T145,T146 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T145,T146 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T53,T145,T146 |
1 | 1 | Covered | T53,T145,T146 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T53,T145,T146 |
0 |
0 |
1 |
Covered |
T53,T145,T146 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T53,T145,T146 |
0 |
0 |
1 |
Covered |
T53,T145,T146 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
65407 |
0 |
0 |
T53 |
476682 |
671 |
0 |
0 |
T64 |
24168 |
0 |
0 |
0 |
T77 |
170845 |
0 |
0 |
0 |
T116 |
378048 |
0 |
0 |
0 |
T145 |
0 |
941 |
0 |
0 |
T146 |
0 |
354 |
0 |
0 |
T147 |
0 |
1269 |
0 |
0 |
T178 |
42513 |
0 |
0 |
0 |
T291 |
36624 |
0 |
0 |
0 |
T330 |
71675 |
0 |
0 |
0 |
T336 |
35861 |
0 |
0 |
0 |
T340 |
42244 |
0 |
0 |
0 |
T341 |
27744 |
0 |
0 |
0 |
T342 |
0 |
1386 |
0 |
0 |
T343 |
0 |
1966 |
0 |
0 |
T345 |
0 |
441 |
0 |
0 |
T388 |
0 |
831 |
0 |
0 |
T389 |
0 |
747 |
0 |
0 |
T390 |
0 |
640 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1558508 |
1362672 |
0 |
0 |
T1 |
685 |
521 |
0 |
0 |
T2 |
1033 |
868 |
0 |
0 |
T3 |
788 |
623 |
0 |
0 |
T4 |
8589 |
7840 |
0 |
0 |
T5 |
15312 |
15083 |
0 |
0 |
T34 |
914 |
752 |
0 |
0 |
T67 |
729 |
565 |
0 |
0 |
T91 |
623 |
458 |
0 |
0 |
T92 |
320 |
158 |
0 |
0 |
T93 |
719 |
556 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
168 |
0 |
0 |
T53 |
476682 |
2 |
0 |
0 |
T64 |
24168 |
0 |
0 |
0 |
T77 |
170845 |
0 |
0 |
0 |
T116 |
378048 |
0 |
0 |
0 |
T145 |
0 |
2 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T147 |
0 |
3 |
0 |
0 |
T178 |
42513 |
0 |
0 |
0 |
T291 |
36624 |
0 |
0 |
0 |
T330 |
71675 |
0 |
0 |
0 |
T336 |
35861 |
0 |
0 |
0 |
T340 |
42244 |
0 |
0 |
0 |
T341 |
27744 |
0 |
0 |
0 |
T342 |
0 |
4 |
0 |
0 |
T343 |
0 |
5 |
0 |
0 |
T345 |
0 |
1 |
0 |
0 |
T388 |
0 |
2 |
0 |
0 |
T389 |
0 |
2 |
0 |
0 |
T390 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
123137046 |
0 |
0 |
T1 |
46532 |
46193 |
0 |
0 |
T2 |
70846 |
70375 |
0 |
0 |
T3 |
47969 |
47451 |
0 |
0 |
T4 |
560383 |
557892 |
0 |
0 |
T5 |
178039 |
177962 |
0 |
0 |
T34 |
55505 |
55064 |
0 |
0 |
T67 |
52480 |
51874 |
0 |
0 |
T91 |
43695 |
43065 |
0 |
0 |
T92 |
20017 |
19116 |
0 |
0 |
T93 |
48577 |
48142 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T403,T145 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T53,T145,T146 |
1 | 1 | Covered | T53,T145,T146 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T145,T146 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T53,T145,T146 |
1 | 1 | Covered | T53,T145,T146 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T53,T145,T146 |
0 |
0 |
1 |
Covered |
T53,T145,T146 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T53,T145,T146 |
0 |
0 |
1 |
Covered |
T53,T145,T146 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
81582 |
0 |
0 |
T53 |
476682 |
727 |
0 |
0 |
T64 |
24168 |
0 |
0 |
0 |
T77 |
170845 |
0 |
0 |
0 |
T116 |
378048 |
0 |
0 |
0 |
T145 |
0 |
2038 |
0 |
0 |
T146 |
0 |
355 |
0 |
0 |
T147 |
0 |
3346 |
0 |
0 |
T178 |
42513 |
0 |
0 |
0 |
T291 |
36624 |
0 |
0 |
0 |
T330 |
71675 |
0 |
0 |
0 |
T336 |
35861 |
0 |
0 |
0 |
T340 |
42244 |
0 |
0 |
0 |
T341 |
27744 |
0 |
0 |
0 |
T342 |
0 |
3243 |
0 |
0 |
T343 |
0 |
334 |
0 |
0 |
T345 |
0 |
409 |
0 |
0 |
T388 |
0 |
635 |
0 |
0 |
T389 |
0 |
782 |
0 |
0 |
T390 |
0 |
682 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1558508 |
1362672 |
0 |
0 |
T1 |
685 |
521 |
0 |
0 |
T2 |
1033 |
868 |
0 |
0 |
T3 |
788 |
623 |
0 |
0 |
T4 |
8589 |
7840 |
0 |
0 |
T5 |
15312 |
15083 |
0 |
0 |
T34 |
914 |
752 |
0 |
0 |
T67 |
729 |
565 |
0 |
0 |
T91 |
623 |
458 |
0 |
0 |
T92 |
320 |
158 |
0 |
0 |
T93 |
719 |
556 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
204 |
0 |
0 |
T53 |
476682 |
2 |
0 |
0 |
T64 |
24168 |
0 |
0 |
0 |
T77 |
170845 |
0 |
0 |
0 |
T116 |
378048 |
0 |
0 |
0 |
T145 |
0 |
5 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T147 |
0 |
8 |
0 |
0 |
T178 |
42513 |
0 |
0 |
0 |
T291 |
36624 |
0 |
0 |
0 |
T330 |
71675 |
0 |
0 |
0 |
T336 |
35861 |
0 |
0 |
0 |
T340 |
42244 |
0 |
0 |
0 |
T341 |
27744 |
0 |
0 |
0 |
T342 |
0 |
9 |
0 |
0 |
T343 |
0 |
1 |
0 |
0 |
T345 |
0 |
1 |
0 |
0 |
T388 |
0 |
2 |
0 |
0 |
T389 |
0 |
2 |
0 |
0 |
T390 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
123137046 |
0 |
0 |
T1 |
46532 |
46193 |
0 |
0 |
T2 |
70846 |
70375 |
0 |
0 |
T3 |
47969 |
47451 |
0 |
0 |
T4 |
560383 |
557892 |
0 |
0 |
T5 |
178039 |
177962 |
0 |
0 |
T34 |
55505 |
55064 |
0 |
0 |
T67 |
52480 |
51874 |
0 |
0 |
T91 |
43695 |
43065 |
0 |
0 |
T92 |
20017 |
19116 |
0 |
0 |
T93 |
48577 |
48142 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T55,T56 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T53,T55,T56 |
1 | 1 | Covered | T53,T55,T56 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T53,T55,T56 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T53,T55,T56 |
1 | 1 | Covered | T53,T55,T56 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T53,T55,T56 |
0 |
0 |
1 |
Covered |
T53,T55,T56 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T53,T55,T56 |
0 |
0 |
1 |
Covered |
T53,T55,T56 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
88288 |
0 |
0 |
T53 |
476682 |
739 |
0 |
0 |
T55 |
0 |
372 |
0 |
0 |
T56 |
0 |
272 |
0 |
0 |
T58 |
0 |
389 |
0 |
0 |
T64 |
24168 |
0 |
0 |
0 |
T77 |
170845 |
0 |
0 |
0 |
T116 |
378048 |
0 |
0 |
0 |
T145 |
0 |
2494 |
0 |
0 |
T146 |
0 |
290 |
0 |
0 |
T147 |
0 |
2038 |
0 |
0 |
T178 |
42513 |
0 |
0 |
0 |
T291 |
36624 |
0 |
0 |
0 |
T330 |
71675 |
0 |
0 |
0 |
T336 |
35861 |
0 |
0 |
0 |
T340 |
42244 |
0 |
0 |
0 |
T341 |
27744 |
0 |
0 |
0 |
T342 |
0 |
4608 |
0 |
0 |
T345 |
0 |
456 |
0 |
0 |
T388 |
0 |
640 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1558508 |
1362672 |
0 |
0 |
T1 |
685 |
521 |
0 |
0 |
T2 |
1033 |
868 |
0 |
0 |
T3 |
788 |
623 |
0 |
0 |
T4 |
8589 |
7840 |
0 |
0 |
T5 |
15312 |
15083 |
0 |
0 |
T34 |
914 |
752 |
0 |
0 |
T67 |
729 |
565 |
0 |
0 |
T91 |
623 |
458 |
0 |
0 |
T92 |
320 |
158 |
0 |
0 |
T93 |
719 |
556 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
221 |
0 |
0 |
T53 |
476682 |
2 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T58 |
0 |
1 |
0 |
0 |
T64 |
24168 |
0 |
0 |
0 |
T77 |
170845 |
0 |
0 |
0 |
T116 |
378048 |
0 |
0 |
0 |
T145 |
0 |
6 |
0 |
0 |
T146 |
0 |
1 |
0 |
0 |
T147 |
0 |
5 |
0 |
0 |
T178 |
42513 |
0 |
0 |
0 |
T291 |
36624 |
0 |
0 |
0 |
T330 |
71675 |
0 |
0 |
0 |
T336 |
35861 |
0 |
0 |
0 |
T340 |
42244 |
0 |
0 |
0 |
T341 |
27744 |
0 |
0 |
0 |
T342 |
0 |
12 |
0 |
0 |
T345 |
0 |
1 |
0 |
0 |
T388 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
123872902 |
123137046 |
0 |
0 |
T1 |
46532 |
46193 |
0 |
0 |
T2 |
70846 |
70375 |
0 |
0 |
T3 |
47969 |
47451 |
0 |
0 |
T4 |
560383 |
557892 |
0 |
0 |
T5 |
178039 |
177962 |
0 |
0 |
T34 |
55505 |
55064 |
0 |
0 |
T67 |
52480 |
51874 |
0 |
0 |
T91 |
43695 |
43065 |
0 |
0 |
T92 |
20017 |
19116 |
0 |
0 |
T93 |
48577 |
48142 |
0 |
0 |