Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T43,T44,T45 |
| 1 | 0 | Covered | T43,T44,T45 |
| 1 | 1 | Covered | T43,T44,T45 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T43,T44,T45 |
| 1 | 0 | Covered | T43,T44,T45 |
| 1 | 1 | Covered | T43,T44,T45 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
9979 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T44 |
4177 |
2 |
0 |
0 |
| T45 |
0 |
2 |
0 |
0 |
| T46 |
29484 |
3 |
0 |
0 |
| T50 |
0 |
4 |
0 |
0 |
| T51 |
0 |
8 |
0 |
0 |
| T53 |
0 |
2 |
0 |
0 |
| T54 |
0 |
4 |
0 |
0 |
| T55 |
0 |
4 |
0 |
0 |
| T57 |
40990 |
2 |
0 |
0 |
| T82 |
1668 |
0 |
0 |
0 |
| T83 |
39149 |
0 |
0 |
0 |
| T89 |
71747 |
0 |
0 |
0 |
| T92 |
59372 |
0 |
0 |
0 |
| T93 |
16328 |
0 |
0 |
0 |
| T94 |
53092 |
0 |
0 |
0 |
| T95 |
18327 |
0 |
0 |
0 |
| T96 |
70253 |
0 |
0 |
0 |
| T97 |
53693 |
0 |
0 |
0 |
| T98 |
45030 |
0 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T109 |
3592 |
0 |
0 |
0 |
| T142 |
0 |
54 |
0 |
0 |
| T143 |
0 |
25 |
0 |
0 |
| T348 |
0 |
34 |
0 |
0 |
| T349 |
0 |
5 |
0 |
0 |
| T350 |
0 |
10 |
0 |
0 |
| T351 |
0 |
13 |
0 |
0 |
| T394 |
0 |
2 |
0 |
0 |
| T395 |
0 |
10 |
0 |
0 |
| T396 |
0 |
3 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
390 |
0 |
0 |
0 |
| T399 |
3420 |
0 |
0 |
0 |
| T400 |
2257 |
0 |
0 |
0 |
| T401 |
643 |
0 |
0 |
0 |
| T402 |
537 |
0 |
0 |
0 |
| T403 |
998 |
0 |
0 |
0 |
| T404 |
639 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
9986 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T44 |
163489 |
2 |
0 |
0 |
| T45 |
0 |
2 |
0 |
0 |
| T46 |
29484 |
4 |
0 |
0 |
| T50 |
0 |
5 |
0 |
0 |
| T51 |
0 |
9 |
0 |
0 |
| T53 |
0 |
2 |
0 |
0 |
| T54 |
0 |
4 |
0 |
0 |
| T55 |
0 |
4 |
0 |
0 |
| T57 |
775 |
2 |
0 |
0 |
| T82 |
132150 |
0 |
0 |
0 |
| T83 |
39149 |
0 |
0 |
0 |
| T89 |
71747 |
0 |
0 |
0 |
| T92 |
59372 |
0 |
0 |
0 |
| T93 |
16328 |
0 |
0 |
0 |
| T94 |
53092 |
0 |
0 |
0 |
| T95 |
18327 |
0 |
0 |
0 |
| T96 |
70253 |
0 |
0 |
0 |
| T97 |
53693 |
0 |
0 |
0 |
| T98 |
45030 |
0 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T109 |
31923 |
0 |
0 |
0 |
| T142 |
0 |
54 |
0 |
0 |
| T143 |
0 |
25 |
0 |
0 |
| T348 |
0 |
34 |
0 |
0 |
| T349 |
0 |
5 |
0 |
0 |
| T350 |
0 |
10 |
0 |
0 |
| T351 |
0 |
13 |
0 |
0 |
| T394 |
0 |
2 |
0 |
0 |
| T395 |
0 |
10 |
0 |
0 |
| T396 |
0 |
3 |
0 |
0 |
| T397 |
0 |
2 |
0 |
0 |
| T398 |
22399 |
0 |
0 |
0 |
| T399 |
381746 |
0 |
0 |
0 |
| T400 |
247490 |
0 |
0 |
0 |
| T401 |
49240 |
0 |
0 |
0 |
| T402 |
36070 |
0 |
0 |
0 |
| T403 |
66128 |
0 |
0 |
0 |
| T404 |
41264 |
0 |
0 |
0 |