Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T46,T50,T51 |
| 1 | 0 | Covered | T46,T50,T51 |
| 1 | 1 | Covered | T46,T50,T51 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T46,T50,T51 |
| 1 | 0 | Covered | T46,T50,T51 |
| 1 | 1 | Covered | T46,T50,T51 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1578475 |
196 |
0 |
0 |
| T46 |
450 |
2 |
0 |
0 |
| T50 |
0 |
2 |
0 |
0 |
| T51 |
0 |
2 |
0 |
0 |
| T83 |
542 |
0 |
0 |
0 |
| T89 |
1076 |
0 |
0 |
0 |
| T92 |
1145 |
0 |
0 |
0 |
| T93 |
331 |
0 |
0 |
0 |
| T94 |
1053 |
0 |
0 |
0 |
| T95 |
320 |
0 |
0 |
0 |
| T96 |
1065 |
0 |
0 |
0 |
| T97 |
806 |
0 |
0 |
0 |
| T98 |
932 |
0 |
0 |
0 |
| T142 |
0 |
17 |
0 |
0 |
| T143 |
0 |
4 |
0 |
0 |
| T348 |
0 |
1 |
0 |
0 |
| T349 |
0 |
1 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
7 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125302271 |
197 |
0 |
0 |
| T46 |
29034 |
2 |
0 |
0 |
| T50 |
0 |
2 |
0 |
0 |
| T51 |
0 |
2 |
0 |
0 |
| T83 |
38607 |
0 |
0 |
0 |
| T89 |
70671 |
0 |
0 |
0 |
| T92 |
58227 |
0 |
0 |
0 |
| T93 |
15997 |
0 |
0 |
0 |
| T94 |
52039 |
0 |
0 |
0 |
| T95 |
18007 |
0 |
0 |
0 |
| T96 |
69188 |
0 |
0 |
0 |
| T97 |
52887 |
0 |
0 |
0 |
| T98 |
44098 |
0 |
0 |
0 |
| T142 |
0 |
17 |
0 |
0 |
| T143 |
0 |
4 |
0 |
0 |
| T348 |
0 |
1 |
0 |
0 |
| T349 |
0 |
1 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
7 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T46,T50,T51 |
| 1 | 0 | Covered | T46,T50,T51 |
| 1 | 1 | Covered | T46,T50,T51 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T46,T50,T51 |
| 1 | 0 | Covered | T46,T50,T51 |
| 1 | 1 | Covered | T46,T50,T51 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125302271 |
196 |
0 |
0 |
| T46 |
29034 |
2 |
0 |
0 |
| T50 |
0 |
2 |
0 |
0 |
| T51 |
0 |
2 |
0 |
0 |
| T83 |
38607 |
0 |
0 |
0 |
| T89 |
70671 |
0 |
0 |
0 |
| T92 |
58227 |
0 |
0 |
0 |
| T93 |
15997 |
0 |
0 |
0 |
| T94 |
52039 |
0 |
0 |
0 |
| T95 |
18007 |
0 |
0 |
0 |
| T96 |
69188 |
0 |
0 |
0 |
| T97 |
52887 |
0 |
0 |
0 |
| T98 |
44098 |
0 |
0 |
0 |
| T142 |
0 |
17 |
0 |
0 |
| T143 |
0 |
4 |
0 |
0 |
| T348 |
0 |
1 |
0 |
0 |
| T349 |
0 |
1 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
7 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1578475 |
196 |
0 |
0 |
| T46 |
450 |
2 |
0 |
0 |
| T50 |
0 |
2 |
0 |
0 |
| T51 |
0 |
2 |
0 |
0 |
| T83 |
542 |
0 |
0 |
0 |
| T89 |
1076 |
0 |
0 |
0 |
| T92 |
1145 |
0 |
0 |
0 |
| T93 |
331 |
0 |
0 |
0 |
| T94 |
1053 |
0 |
0 |
0 |
| T95 |
320 |
0 |
0 |
0 |
| T96 |
1065 |
0 |
0 |
0 |
| T97 |
806 |
0 |
0 |
0 |
| T98 |
932 |
0 |
0 |
0 |
| T142 |
0 |
17 |
0 |
0 |
| T143 |
0 |
4 |
0 |
0 |
| T348 |
0 |
1 |
0 |
0 |
| T349 |
0 |
1 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
7 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T57,T72,T142 |
| 1 | 0 | Covered | T57,T72,T142 |
| 1 | 1 | Covered | T57,T142,T348 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T57,T72,T142 |
| 1 | 0 | Covered | T57,T142,T348 |
| 1 | 1 | Covered | T57,T72,T142 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1578475 |
238 |
0 |
0 |
| T9 |
455 |
0 |
0 |
0 |
| T57 |
775 |
2 |
0 |
0 |
| T142 |
0 |
14 |
0 |
0 |
| T143 |
0 |
1 |
0 |
0 |
| T242 |
820 |
0 |
0 |
0 |
| T299 |
565 |
0 |
0 |
0 |
| T317 |
916 |
0 |
0 |
0 |
| T348 |
0 |
7 |
0 |
0 |
| T349 |
0 |
1 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
4 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
1 |
0 |
0 |
| T406 |
326 |
0 |
0 |
0 |
| T407 |
2912 |
0 |
0 |
0 |
| T408 |
492 |
0 |
0 |
0 |
| T409 |
330 |
0 |
0 |
0 |
| T410 |
803 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125302271 |
239 |
0 |
0 |
| T9 |
26916 |
0 |
0 |
0 |
| T57 |
40990 |
3 |
0 |
0 |
| T142 |
0 |
14 |
0 |
0 |
| T143 |
0 |
1 |
0 |
0 |
| T242 |
49781 |
0 |
0 |
0 |
| T299 |
39947 |
0 |
0 |
0 |
| T317 |
72135 |
0 |
0 |
0 |
| T348 |
0 |
7 |
0 |
0 |
| T349 |
0 |
1 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
4 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
1 |
0 |
0 |
| T406 |
20214 |
0 |
0 |
0 |
| T407 |
321251 |
0 |
0 |
0 |
| T408 |
26048 |
0 |
0 |
0 |
| T409 |
16491 |
0 |
0 |
0 |
| T410 |
66193 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T57,T72,T142 |
| 1 | 0 | Covered | T57,T72,T142 |
| 1 | 1 | Covered | T57,T142,T348 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T57,T72,T142 |
| 1 | 0 | Covered | T57,T142,T348 |
| 1 | 1 | Covered | T57,T72,T142 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125302271 |
238 |
0 |
0 |
| T9 |
26916 |
0 |
0 |
0 |
| T57 |
40990 |
2 |
0 |
0 |
| T142 |
0 |
14 |
0 |
0 |
| T143 |
0 |
1 |
0 |
0 |
| T242 |
49781 |
0 |
0 |
0 |
| T299 |
39947 |
0 |
0 |
0 |
| T317 |
72135 |
0 |
0 |
0 |
| T348 |
0 |
7 |
0 |
0 |
| T349 |
0 |
1 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
4 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
1 |
0 |
0 |
| T406 |
20214 |
0 |
0 |
0 |
| T407 |
321251 |
0 |
0 |
0 |
| T408 |
26048 |
0 |
0 |
0 |
| T409 |
16491 |
0 |
0 |
0 |
| T410 |
66193 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1578475 |
238 |
0 |
0 |
| T9 |
455 |
0 |
0 |
0 |
| T57 |
775 |
2 |
0 |
0 |
| T142 |
0 |
14 |
0 |
0 |
| T143 |
0 |
1 |
0 |
0 |
| T242 |
820 |
0 |
0 |
0 |
| T299 |
565 |
0 |
0 |
0 |
| T317 |
916 |
0 |
0 |
0 |
| T348 |
0 |
7 |
0 |
0 |
| T349 |
0 |
1 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
4 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
1 |
0 |
0 |
| T406 |
326 |
0 |
0 |
0 |
| T407 |
2912 |
0 |
0 |
0 |
| T408 |
492 |
0 |
0 |
0 |
| T409 |
330 |
0 |
0 |
0 |
| T410 |
803 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T43,T52,T72 |
| 1 | 0 | Covered | T43,T52,T72 |
| 1 | 1 | Covered | T43,T52,T142 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T43,T52,T72 |
| 1 | 0 | Covered | T43,T52,T142 |
| 1 | 1 | Covered | T43,T52,T72 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1578475 |
204 |
0 |
0 |
| T15 |
696 |
0 |
0 |
0 |
| T43 |
903 |
2 |
0 |
0 |
| T52 |
0 |
2 |
0 |
0 |
| T81 |
51063 |
0 |
0 |
0 |
| T101 |
399 |
0 |
0 |
0 |
| T102 |
6477 |
0 |
0 |
0 |
| T103 |
480 |
0 |
0 |
0 |
| T104 |
856 |
0 |
0 |
0 |
| T105 |
490 |
0 |
0 |
0 |
| T106 |
836 |
0 |
0 |
0 |
| T107 |
2737 |
0 |
0 |
0 |
| T142 |
0 |
8 |
0 |
0 |
| T143 |
0 |
9 |
0 |
0 |
| T348 |
0 |
5 |
0 |
0 |
| T349 |
0 |
1 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
3 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125302271 |
206 |
0 |
0 |
| T15 |
53700 |
0 |
0 |
0 |
| T43 |
41737 |
3 |
0 |
0 |
| T52 |
0 |
3 |
0 |
0 |
| T81 |
124910 |
0 |
0 |
0 |
| T101 |
23161 |
0 |
0 |
0 |
| T102 |
296437 |
0 |
0 |
0 |
| T103 |
25604 |
0 |
0 |
0 |
| T104 |
55659 |
0 |
0 |
0 |
| T105 |
38200 |
0 |
0 |
0 |
| T106 |
55673 |
0 |
0 |
0 |
| T107 |
297529 |
0 |
0 |
0 |
| T142 |
0 |
8 |
0 |
0 |
| T143 |
0 |
9 |
0 |
0 |
| T348 |
0 |
5 |
0 |
0 |
| T349 |
0 |
1 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
3 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T43,T52,T72 |
| 1 | 0 | Covered | T43,T52,T72 |
| 1 | 1 | Covered | T43,T52,T142 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T43,T52,T72 |
| 1 | 0 | Covered | T43,T52,T142 |
| 1 | 1 | Covered | T43,T52,T72 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125302271 |
204 |
0 |
0 |
| T15 |
53700 |
0 |
0 |
0 |
| T43 |
41737 |
2 |
0 |
0 |
| T52 |
0 |
2 |
0 |
0 |
| T81 |
124910 |
0 |
0 |
0 |
| T101 |
23161 |
0 |
0 |
0 |
| T102 |
296437 |
0 |
0 |
0 |
| T103 |
25604 |
0 |
0 |
0 |
| T104 |
55659 |
0 |
0 |
0 |
| T105 |
38200 |
0 |
0 |
0 |
| T106 |
55673 |
0 |
0 |
0 |
| T107 |
297529 |
0 |
0 |
0 |
| T142 |
0 |
8 |
0 |
0 |
| T143 |
0 |
9 |
0 |
0 |
| T348 |
0 |
5 |
0 |
0 |
| T349 |
0 |
1 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
3 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1578475 |
204 |
0 |
0 |
| T15 |
696 |
0 |
0 |
0 |
| T43 |
903 |
2 |
0 |
0 |
| T52 |
0 |
2 |
0 |
0 |
| T81 |
51063 |
0 |
0 |
0 |
| T101 |
399 |
0 |
0 |
0 |
| T102 |
6477 |
0 |
0 |
0 |
| T103 |
480 |
0 |
0 |
0 |
| T104 |
856 |
0 |
0 |
0 |
| T105 |
490 |
0 |
0 |
0 |
| T106 |
836 |
0 |
0 |
0 |
| T107 |
2737 |
0 |
0 |
0 |
| T142 |
0 |
8 |
0 |
0 |
| T143 |
0 |
9 |
0 |
0 |
| T348 |
0 |
5 |
0 |
0 |
| T349 |
0 |
1 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
3 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T72,T142,T143 |
| 1 | 0 | Covered | T72,T142,T143 |
| 1 | 1 | Covered | T142,T143,T348 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T72,T142,T143 |
| 1 | 0 | Covered | T142,T143,T348 |
| 1 | 1 | Covered | T72,T142,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1578475 |
199 |
0 |
0 |
| T142 |
5696 |
11 |
0 |
0 |
| T143 |
3133 |
4 |
0 |
0 |
| T348 |
3012 |
7 |
0 |
0 |
| T349 |
703 |
1 |
0 |
0 |
| T350 |
941 |
2 |
0 |
0 |
| T351 |
2370 |
6 |
0 |
0 |
| T395 |
943 |
2 |
0 |
0 |
| T396 |
635 |
1 |
0 |
0 |
| T397 |
8221 |
1 |
0 |
0 |
| T414 |
5751 |
17 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125302271 |
199 |
0 |
0 |
| T142 |
647965 |
11 |
0 |
0 |
| T143 |
341153 |
4 |
0 |
0 |
| T348 |
328861 |
7 |
0 |
0 |
| T349 |
52590 |
1 |
0 |
0 |
| T350 |
82240 |
2 |
0 |
0 |
| T351 |
248901 |
6 |
0 |
0 |
| T395 |
74802 |
2 |
0 |
0 |
| T396 |
51755 |
1 |
0 |
0 |
| T397 |
944462 |
1 |
0 |
0 |
| T414 |
650051 |
17 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T72,T142,T143 |
| 1 | 0 | Covered | T72,T142,T143 |
| 1 | 1 | Covered | T142,T143,T348 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T72,T142,T143 |
| 1 | 0 | Covered | T142,T143,T348 |
| 1 | 1 | Covered | T72,T142,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125302271 |
199 |
0 |
0 |
| T142 |
647965 |
11 |
0 |
0 |
| T143 |
341153 |
4 |
0 |
0 |
| T348 |
328861 |
7 |
0 |
0 |
| T349 |
52590 |
1 |
0 |
0 |
| T350 |
82240 |
2 |
0 |
0 |
| T351 |
248901 |
6 |
0 |
0 |
| T395 |
74802 |
2 |
0 |
0 |
| T396 |
51755 |
1 |
0 |
0 |
| T397 |
944462 |
1 |
0 |
0 |
| T414 |
650051 |
17 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1578475 |
199 |
0 |
0 |
| T142 |
5696 |
11 |
0 |
0 |
| T143 |
3133 |
4 |
0 |
0 |
| T348 |
3012 |
7 |
0 |
0 |
| T349 |
703 |
1 |
0 |
0 |
| T350 |
941 |
2 |
0 |
0 |
| T351 |
2370 |
6 |
0 |
0 |
| T395 |
943 |
2 |
0 |
0 |
| T396 |
635 |
1 |
0 |
0 |
| T397 |
8221 |
1 |
0 |
0 |
| T414 |
5751 |
17 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T72,T142,T143 |
| 1 | 0 | Covered | T72,T142,T143 |
| 1 | 1 | Covered | T142,T143,T348 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T72,T142,T143 |
| 1 | 0 | Covered | T142,T143,T348 |
| 1 | 1 | Covered | T72,T142,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1578475 |
210 |
0 |
0 |
| T142 |
5696 |
16 |
0 |
0 |
| T143 |
3133 |
8 |
0 |
0 |
| T348 |
3012 |
2 |
0 |
0 |
| T349 |
703 |
1 |
0 |
0 |
| T350 |
941 |
2 |
0 |
0 |
| T351 |
2370 |
7 |
0 |
0 |
| T395 |
943 |
2 |
0 |
0 |
| T396 |
635 |
1 |
0 |
0 |
| T397 |
8221 |
1 |
0 |
0 |
| T414 |
5751 |
10 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125302271 |
210 |
0 |
0 |
| T142 |
647965 |
16 |
0 |
0 |
| T143 |
341153 |
8 |
0 |
0 |
| T348 |
328861 |
2 |
0 |
0 |
| T349 |
52590 |
1 |
0 |
0 |
| T350 |
82240 |
2 |
0 |
0 |
| T351 |
248901 |
7 |
0 |
0 |
| T395 |
74802 |
2 |
0 |
0 |
| T396 |
51755 |
1 |
0 |
0 |
| T397 |
944462 |
1 |
0 |
0 |
| T414 |
650051 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T72,T142,T143 |
| 1 | 0 | Covered | T72,T142,T143 |
| 1 | 1 | Covered | T142,T143,T348 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T72,T142,T143 |
| 1 | 0 | Covered | T142,T143,T348 |
| 1 | 1 | Covered | T72,T142,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125302271 |
210 |
0 |
0 |
| T142 |
647965 |
16 |
0 |
0 |
| T143 |
341153 |
8 |
0 |
0 |
| T348 |
328861 |
2 |
0 |
0 |
| T349 |
52590 |
1 |
0 |
0 |
| T350 |
82240 |
2 |
0 |
0 |
| T351 |
248901 |
7 |
0 |
0 |
| T395 |
74802 |
2 |
0 |
0 |
| T396 |
51755 |
1 |
0 |
0 |
| T397 |
944462 |
1 |
0 |
0 |
| T414 |
650051 |
10 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1578475 |
210 |
0 |
0 |
| T142 |
5696 |
16 |
0 |
0 |
| T143 |
3133 |
8 |
0 |
0 |
| T348 |
3012 |
2 |
0 |
0 |
| T349 |
703 |
1 |
0 |
0 |
| T350 |
941 |
2 |
0 |
0 |
| T351 |
2370 |
7 |
0 |
0 |
| T395 |
943 |
2 |
0 |
0 |
| T396 |
635 |
1 |
0 |
0 |
| T397 |
8221 |
1 |
0 |
0 |
| T414 |
5751 |
10 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T44,T45,T53 |
| 1 | 0 | Covered | T44,T45,T53 |
| 1 | 1 | Covered | T44,T45,T53 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T44,T45,T53 |
| 1 | 0 | Covered | T44,T45,T53 |
| 1 | 1 | Covered | T44,T45,T53 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1578475 |
213 |
0 |
0 |
| T44 |
4177 |
2 |
0 |
0 |
| T45 |
0 |
2 |
0 |
0 |
| T53 |
0 |
2 |
0 |
0 |
| T54 |
0 |
4 |
0 |
0 |
| T55 |
0 |
4 |
0 |
0 |
| T56 |
0 |
4 |
0 |
0 |
| T82 |
1668 |
0 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T109 |
3592 |
0 |
0 |
0 |
| T142 |
0 |
14 |
0 |
0 |
| T394 |
0 |
2 |
0 |
0 |
| T398 |
390 |
0 |
0 |
0 |
| T399 |
3420 |
0 |
0 |
0 |
| T400 |
2257 |
0 |
0 |
0 |
| T401 |
643 |
0 |
0 |
0 |
| T402 |
537 |
0 |
0 |
0 |
| T403 |
998 |
0 |
0 |
0 |
| T404 |
639 |
0 |
0 |
0 |
| T415 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125302271 |
213 |
0 |
0 |
| T44 |
163489 |
2 |
0 |
0 |
| T45 |
0 |
2 |
0 |
0 |
| T53 |
0 |
2 |
0 |
0 |
| T54 |
0 |
4 |
0 |
0 |
| T55 |
0 |
4 |
0 |
0 |
| T56 |
0 |
4 |
0 |
0 |
| T82 |
132150 |
0 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T109 |
31923 |
0 |
0 |
0 |
| T142 |
0 |
14 |
0 |
0 |
| T394 |
0 |
2 |
0 |
0 |
| T398 |
22399 |
0 |
0 |
0 |
| T399 |
381746 |
0 |
0 |
0 |
| T400 |
247490 |
0 |
0 |
0 |
| T401 |
49240 |
0 |
0 |
0 |
| T402 |
36070 |
0 |
0 |
0 |
| T403 |
66128 |
0 |
0 |
0 |
| T404 |
41264 |
0 |
0 |
0 |
| T415 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T44,T45,T53 |
| 1 | 0 | Covered | T44,T45,T53 |
| 1 | 1 | Covered | T44,T45,T53 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T44,T45,T53 |
| 1 | 0 | Covered | T44,T45,T53 |
| 1 | 1 | Covered | T44,T45,T53 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125302271 |
213 |
0 |
0 |
| T44 |
163489 |
2 |
0 |
0 |
| T45 |
0 |
2 |
0 |
0 |
| T53 |
0 |
2 |
0 |
0 |
| T54 |
0 |
4 |
0 |
0 |
| T55 |
0 |
4 |
0 |
0 |
| T56 |
0 |
4 |
0 |
0 |
| T82 |
132150 |
0 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T109 |
31923 |
0 |
0 |
0 |
| T142 |
0 |
14 |
0 |
0 |
| T394 |
0 |
2 |
0 |
0 |
| T398 |
22399 |
0 |
0 |
0 |
| T399 |
381746 |
0 |
0 |
0 |
| T400 |
247490 |
0 |
0 |
0 |
| T401 |
49240 |
0 |
0 |
0 |
| T402 |
36070 |
0 |
0 |
0 |
| T403 |
66128 |
0 |
0 |
0 |
| T404 |
41264 |
0 |
0 |
0 |
| T415 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1578475 |
213 |
0 |
0 |
| T44 |
4177 |
2 |
0 |
0 |
| T45 |
0 |
2 |
0 |
0 |
| T53 |
0 |
2 |
0 |
0 |
| T54 |
0 |
4 |
0 |
0 |
| T55 |
0 |
4 |
0 |
0 |
| T56 |
0 |
4 |
0 |
0 |
| T82 |
1668 |
0 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T109 |
3592 |
0 |
0 |
0 |
| T142 |
0 |
14 |
0 |
0 |
| T394 |
0 |
2 |
0 |
0 |
| T398 |
390 |
0 |
0 |
0 |
| T399 |
3420 |
0 |
0 |
0 |
| T400 |
2257 |
0 |
0 |
0 |
| T401 |
643 |
0 |
0 |
0 |
| T402 |
537 |
0 |
0 |
0 |
| T403 |
998 |
0 |
0 |
0 |
| T404 |
639 |
0 |
0 |
0 |
| T415 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T72,T142,T143 |
| 1 | 0 | Covered | T72,T142,T143 |
| 1 | 1 | Covered | T142,T143,T348 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T72,T142,T143 |
| 1 | 0 | Covered | T142,T143,T348 |
| 1 | 1 | Covered | T72,T142,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1578475 |
207 |
0 |
0 |
| T142 |
5696 |
3 |
0 |
0 |
| T143 |
3133 |
7 |
0 |
0 |
| T348 |
3012 |
8 |
0 |
0 |
| T349 |
703 |
1 |
0 |
0 |
| T350 |
941 |
2 |
0 |
0 |
| T351 |
2370 |
7 |
0 |
0 |
| T395 |
943 |
2 |
0 |
0 |
| T396 |
635 |
1 |
0 |
0 |
| T397 |
8221 |
1 |
0 |
0 |
| T414 |
5751 |
8 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125302271 |
207 |
0 |
0 |
| T142 |
647965 |
3 |
0 |
0 |
| T143 |
341153 |
7 |
0 |
0 |
| T348 |
328861 |
8 |
0 |
0 |
| T349 |
52590 |
1 |
0 |
0 |
| T350 |
82240 |
2 |
0 |
0 |
| T351 |
248901 |
7 |
0 |
0 |
| T395 |
74802 |
2 |
0 |
0 |
| T396 |
51755 |
1 |
0 |
0 |
| T397 |
944462 |
1 |
0 |
0 |
| T414 |
650051 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T72,T142,T143 |
| 1 | 0 | Covered | T72,T142,T143 |
| 1 | 1 | Covered | T142,T143,T348 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T72,T142,T143 |
| 1 | 0 | Covered | T142,T143,T348 |
| 1 | 1 | Covered | T72,T142,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125302271 |
207 |
0 |
0 |
| T142 |
647965 |
3 |
0 |
0 |
| T143 |
341153 |
7 |
0 |
0 |
| T348 |
328861 |
8 |
0 |
0 |
| T349 |
52590 |
1 |
0 |
0 |
| T350 |
82240 |
2 |
0 |
0 |
| T351 |
248901 |
7 |
0 |
0 |
| T395 |
74802 |
2 |
0 |
0 |
| T396 |
51755 |
1 |
0 |
0 |
| T397 |
944462 |
1 |
0 |
0 |
| T414 |
650051 |
8 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1578475 |
207 |
0 |
0 |
| T142 |
5696 |
3 |
0 |
0 |
| T143 |
3133 |
7 |
0 |
0 |
| T348 |
3012 |
8 |
0 |
0 |
| T349 |
703 |
1 |
0 |
0 |
| T350 |
941 |
2 |
0 |
0 |
| T351 |
2370 |
7 |
0 |
0 |
| T395 |
943 |
2 |
0 |
0 |
| T396 |
635 |
1 |
0 |
0 |
| T397 |
8221 |
1 |
0 |
0 |
| T414 |
5751 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T72,T142,T143 |
| 1 | 0 | Covered | T72,T142,T143 |
| 1 | 1 | Covered | T142,T143,T348 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T72,T142,T143 |
| 1 | 0 | Covered | T142,T143,T348 |
| 1 | 1 | Covered | T72,T142,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1578475 |
221 |
0 |
0 |
| T142 |
5696 |
7 |
0 |
0 |
| T143 |
3133 |
10 |
0 |
0 |
| T348 |
3012 |
7 |
0 |
0 |
| T349 |
703 |
1 |
0 |
0 |
| T350 |
941 |
2 |
0 |
0 |
| T351 |
2370 |
6 |
0 |
0 |
| T395 |
943 |
2 |
0 |
0 |
| T396 |
635 |
1 |
0 |
0 |
| T397 |
8221 |
1 |
0 |
0 |
| T414 |
5751 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125302271 |
221 |
0 |
0 |
| T142 |
647965 |
7 |
0 |
0 |
| T143 |
341153 |
10 |
0 |
0 |
| T348 |
328861 |
7 |
0 |
0 |
| T349 |
52590 |
1 |
0 |
0 |
| T350 |
82240 |
2 |
0 |
0 |
| T351 |
248901 |
6 |
0 |
0 |
| T395 |
74802 |
2 |
0 |
0 |
| T396 |
51755 |
1 |
0 |
0 |
| T397 |
944462 |
1 |
0 |
0 |
| T414 |
650051 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T72,T142,T143 |
| 1 | 0 | Covered | T72,T142,T143 |
| 1 | 1 | Covered | T142,T143,T348 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T72,T142,T143 |
| 1 | 0 | Covered | T142,T143,T348 |
| 1 | 1 | Covered | T72,T142,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125302271 |
221 |
0 |
0 |
| T142 |
647965 |
7 |
0 |
0 |
| T143 |
341153 |
10 |
0 |
0 |
| T348 |
328861 |
7 |
0 |
0 |
| T349 |
52590 |
1 |
0 |
0 |
| T350 |
82240 |
2 |
0 |
0 |
| T351 |
248901 |
6 |
0 |
0 |
| T395 |
74802 |
2 |
0 |
0 |
| T396 |
51755 |
1 |
0 |
0 |
| T397 |
944462 |
1 |
0 |
0 |
| T414 |
650051 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1578475 |
221 |
0 |
0 |
| T142 |
5696 |
7 |
0 |
0 |
| T143 |
3133 |
10 |
0 |
0 |
| T348 |
3012 |
7 |
0 |
0 |
| T349 |
703 |
1 |
0 |
0 |
| T350 |
941 |
2 |
0 |
0 |
| T351 |
2370 |
6 |
0 |
0 |
| T395 |
943 |
2 |
0 |
0 |
| T396 |
635 |
1 |
0 |
0 |
| T397 |
8221 |
1 |
0 |
0 |
| T414 |
5751 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T46,T50,T51 |
| 1 | 0 | Covered | T46,T50,T51 |
| 1 | 1 | Covered | T142,T143,T348 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T46,T50,T51 |
| 1 | 0 | Covered | T142,T143,T348 |
| 1 | 1 | Covered | T46,T50,T51 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1578475 |
204 |
0 |
0 |
| T46 |
450 |
1 |
0 |
0 |
| T50 |
0 |
1 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T83 |
542 |
0 |
0 |
0 |
| T89 |
1076 |
0 |
0 |
0 |
| T92 |
1145 |
0 |
0 |
0 |
| T93 |
331 |
0 |
0 |
0 |
| T94 |
1053 |
0 |
0 |
0 |
| T95 |
320 |
0 |
0 |
0 |
| T96 |
1065 |
0 |
0 |
0 |
| T97 |
806 |
0 |
0 |
0 |
| T98 |
932 |
0 |
0 |
0 |
| T142 |
0 |
13 |
0 |
0 |
| T143 |
0 |
5 |
0 |
0 |
| T348 |
0 |
8 |
0 |
0 |
| T349 |
0 |
1 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
1 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125302271 |
204 |
0 |
0 |
| T46 |
29034 |
1 |
0 |
0 |
| T50 |
0 |
1 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T83 |
38607 |
0 |
0 |
0 |
| T89 |
70671 |
0 |
0 |
0 |
| T92 |
58227 |
0 |
0 |
0 |
| T93 |
15997 |
0 |
0 |
0 |
| T94 |
52039 |
0 |
0 |
0 |
| T95 |
18007 |
0 |
0 |
0 |
| T96 |
69188 |
0 |
0 |
0 |
| T97 |
52887 |
0 |
0 |
0 |
| T98 |
44098 |
0 |
0 |
0 |
| T142 |
0 |
13 |
0 |
0 |
| T143 |
0 |
5 |
0 |
0 |
| T348 |
0 |
8 |
0 |
0 |
| T349 |
0 |
1 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
1 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T46,T50,T51 |
| 1 | 0 | Covered | T46,T50,T51 |
| 1 | 1 | Covered | T142,T143,T348 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T46,T50,T51 |
| 1 | 0 | Covered | T142,T143,T348 |
| 1 | 1 | Covered | T46,T50,T51 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125302271 |
204 |
0 |
0 |
| T46 |
29034 |
1 |
0 |
0 |
| T50 |
0 |
1 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T83 |
38607 |
0 |
0 |
0 |
| T89 |
70671 |
0 |
0 |
0 |
| T92 |
58227 |
0 |
0 |
0 |
| T93 |
15997 |
0 |
0 |
0 |
| T94 |
52039 |
0 |
0 |
0 |
| T95 |
18007 |
0 |
0 |
0 |
| T96 |
69188 |
0 |
0 |
0 |
| T97 |
52887 |
0 |
0 |
0 |
| T98 |
44098 |
0 |
0 |
0 |
| T142 |
0 |
13 |
0 |
0 |
| T143 |
0 |
5 |
0 |
0 |
| T348 |
0 |
8 |
0 |
0 |
| T349 |
0 |
1 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
1 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1578475 |
204 |
0 |
0 |
| T46 |
450 |
1 |
0 |
0 |
| T50 |
0 |
1 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T83 |
542 |
0 |
0 |
0 |
| T89 |
1076 |
0 |
0 |
0 |
| T92 |
1145 |
0 |
0 |
0 |
| T93 |
331 |
0 |
0 |
0 |
| T94 |
1053 |
0 |
0 |
0 |
| T95 |
320 |
0 |
0 |
0 |
| T96 |
1065 |
0 |
0 |
0 |
| T97 |
806 |
0 |
0 |
0 |
| T98 |
932 |
0 |
0 |
0 |
| T142 |
0 |
13 |
0 |
0 |
| T143 |
0 |
5 |
0 |
0 |
| T348 |
0 |
8 |
0 |
0 |
| T349 |
0 |
1 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
1 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T57,T72,T142 |
| 1 | 0 | Covered | T57,T72,T142 |
| 1 | 1 | Covered | T142,T143,T348 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T57,T72,T142 |
| 1 | 0 | Covered | T142,T143,T348 |
| 1 | 1 | Covered | T57,T72,T142 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1578475 |
215 |
0 |
0 |
| T9 |
455 |
0 |
0 |
0 |
| T57 |
775 |
1 |
0 |
0 |
| T142 |
0 |
9 |
0 |
0 |
| T143 |
0 |
5 |
0 |
0 |
| T242 |
820 |
0 |
0 |
0 |
| T299 |
565 |
0 |
0 |
0 |
| T317 |
916 |
0 |
0 |
0 |
| T348 |
0 |
7 |
0 |
0 |
| T349 |
0 |
1 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
3 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
1 |
0 |
0 |
| T406 |
326 |
0 |
0 |
0 |
| T407 |
2912 |
0 |
0 |
0 |
| T408 |
492 |
0 |
0 |
0 |
| T409 |
330 |
0 |
0 |
0 |
| T410 |
803 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125302271 |
215 |
0 |
0 |
| T9 |
26916 |
0 |
0 |
0 |
| T57 |
40990 |
1 |
0 |
0 |
| T142 |
0 |
9 |
0 |
0 |
| T143 |
0 |
5 |
0 |
0 |
| T242 |
49781 |
0 |
0 |
0 |
| T299 |
39947 |
0 |
0 |
0 |
| T317 |
72135 |
0 |
0 |
0 |
| T348 |
0 |
7 |
0 |
0 |
| T349 |
0 |
1 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
3 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
1 |
0 |
0 |
| T406 |
20214 |
0 |
0 |
0 |
| T407 |
321251 |
0 |
0 |
0 |
| T408 |
26048 |
0 |
0 |
0 |
| T409 |
16491 |
0 |
0 |
0 |
| T410 |
66193 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T57,T72,T142 |
| 1 | 0 | Covered | T57,T72,T142 |
| 1 | 1 | Covered | T142,T143,T348 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T57,T72,T142 |
| 1 | 0 | Covered | T142,T143,T348 |
| 1 | 1 | Covered | T57,T72,T142 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125302271 |
215 |
0 |
0 |
| T9 |
26916 |
0 |
0 |
0 |
| T57 |
40990 |
1 |
0 |
0 |
| T142 |
0 |
9 |
0 |
0 |
| T143 |
0 |
5 |
0 |
0 |
| T242 |
49781 |
0 |
0 |
0 |
| T299 |
39947 |
0 |
0 |
0 |
| T317 |
72135 |
0 |
0 |
0 |
| T348 |
0 |
7 |
0 |
0 |
| T349 |
0 |
1 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
3 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
1 |
0 |
0 |
| T406 |
20214 |
0 |
0 |
0 |
| T407 |
321251 |
0 |
0 |
0 |
| T408 |
26048 |
0 |
0 |
0 |
| T409 |
16491 |
0 |
0 |
0 |
| T410 |
66193 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1578475 |
215 |
0 |
0 |
| T9 |
455 |
0 |
0 |
0 |
| T57 |
775 |
1 |
0 |
0 |
| T142 |
0 |
9 |
0 |
0 |
| T143 |
0 |
5 |
0 |
0 |
| T242 |
820 |
0 |
0 |
0 |
| T299 |
565 |
0 |
0 |
0 |
| T317 |
916 |
0 |
0 |
0 |
| T348 |
0 |
7 |
0 |
0 |
| T349 |
0 |
1 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
3 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
| T397 |
0 |
1 |
0 |
0 |
| T406 |
326 |
0 |
0 |
0 |
| T407 |
2912 |
0 |
0 |
0 |
| T408 |
492 |
0 |
0 |
0 |
| T409 |
330 |
0 |
0 |
0 |
| T410 |
803 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T43,T52,T72 |
| 1 | 0 | Covered | T43,T52,T72 |
| 1 | 1 | Covered | T142,T143,T348 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T43,T52,T72 |
| 1 | 0 | Covered | T142,T143,T348 |
| 1 | 1 | Covered | T43,T52,T72 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1578475 |
188 |
0 |
0 |
| T15 |
696 |
0 |
0 |
0 |
| T43 |
903 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T81 |
51063 |
0 |
0 |
0 |
| T101 |
399 |
0 |
0 |
0 |
| T102 |
6477 |
0 |
0 |
0 |
| T103 |
480 |
0 |
0 |
0 |
| T104 |
856 |
0 |
0 |
0 |
| T105 |
490 |
0 |
0 |
0 |
| T106 |
836 |
0 |
0 |
0 |
| T107 |
2737 |
0 |
0 |
0 |
| T142 |
0 |
10 |
0 |
0 |
| T143 |
0 |
5 |
0 |
0 |
| T348 |
0 |
4 |
0 |
0 |
| T349 |
0 |
1 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
5 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125302271 |
188 |
0 |
0 |
| T15 |
53700 |
0 |
0 |
0 |
| T43 |
41737 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T81 |
124910 |
0 |
0 |
0 |
| T101 |
23161 |
0 |
0 |
0 |
| T102 |
296437 |
0 |
0 |
0 |
| T103 |
25604 |
0 |
0 |
0 |
| T104 |
55659 |
0 |
0 |
0 |
| T105 |
38200 |
0 |
0 |
0 |
| T106 |
55673 |
0 |
0 |
0 |
| T107 |
297529 |
0 |
0 |
0 |
| T142 |
0 |
10 |
0 |
0 |
| T143 |
0 |
5 |
0 |
0 |
| T348 |
0 |
4 |
0 |
0 |
| T349 |
0 |
1 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
5 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T43,T52,T72 |
| 1 | 0 | Covered | T43,T52,T72 |
| 1 | 1 | Covered | T142,T143,T348 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T43,T52,T72 |
| 1 | 0 | Covered | T142,T143,T348 |
| 1 | 1 | Covered | T43,T52,T72 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125302271 |
188 |
0 |
0 |
| T15 |
53700 |
0 |
0 |
0 |
| T43 |
41737 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T81 |
124910 |
0 |
0 |
0 |
| T101 |
23161 |
0 |
0 |
0 |
| T102 |
296437 |
0 |
0 |
0 |
| T103 |
25604 |
0 |
0 |
0 |
| T104 |
55659 |
0 |
0 |
0 |
| T105 |
38200 |
0 |
0 |
0 |
| T106 |
55673 |
0 |
0 |
0 |
| T107 |
297529 |
0 |
0 |
0 |
| T142 |
0 |
10 |
0 |
0 |
| T143 |
0 |
5 |
0 |
0 |
| T348 |
0 |
4 |
0 |
0 |
| T349 |
0 |
1 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
5 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1578475 |
188 |
0 |
0 |
| T15 |
696 |
0 |
0 |
0 |
| T43 |
903 |
1 |
0 |
0 |
| T52 |
0 |
1 |
0 |
0 |
| T81 |
51063 |
0 |
0 |
0 |
| T101 |
399 |
0 |
0 |
0 |
| T102 |
6477 |
0 |
0 |
0 |
| T103 |
480 |
0 |
0 |
0 |
| T104 |
856 |
0 |
0 |
0 |
| T105 |
490 |
0 |
0 |
0 |
| T106 |
836 |
0 |
0 |
0 |
| T107 |
2737 |
0 |
0 |
0 |
| T142 |
0 |
10 |
0 |
0 |
| T143 |
0 |
5 |
0 |
0 |
| T348 |
0 |
4 |
0 |
0 |
| T349 |
0 |
1 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
5 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T396 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T72,T142,T143 |
| 1 | 0 | Covered | T72,T142,T143 |
| 1 | 1 | Covered | T142,T143,T348 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T72,T142,T143 |
| 1 | 0 | Covered | T142,T143,T348 |
| 1 | 1 | Covered | T72,T142,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1578475 |
204 |
0 |
0 |
| T142 |
5696 |
2 |
0 |
0 |
| T143 |
3133 |
9 |
0 |
0 |
| T348 |
3012 |
7 |
0 |
0 |
| T349 |
703 |
1 |
0 |
0 |
| T350 |
941 |
2 |
0 |
0 |
| T351 |
2370 |
4 |
0 |
0 |
| T395 |
943 |
2 |
0 |
0 |
| T396 |
635 |
1 |
0 |
0 |
| T397 |
8221 |
1 |
0 |
0 |
| T414 |
5751 |
9 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125302271 |
204 |
0 |
0 |
| T142 |
647965 |
2 |
0 |
0 |
| T143 |
341153 |
9 |
0 |
0 |
| T348 |
328861 |
7 |
0 |
0 |
| T349 |
52590 |
1 |
0 |
0 |
| T350 |
82240 |
2 |
0 |
0 |
| T351 |
248901 |
4 |
0 |
0 |
| T395 |
74802 |
2 |
0 |
0 |
| T396 |
51755 |
1 |
0 |
0 |
| T397 |
944462 |
1 |
0 |
0 |
| T414 |
650051 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T72,T142,T143 |
| 1 | 0 | Covered | T72,T142,T143 |
| 1 | 1 | Covered | T142,T143,T348 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T72,T142,T143 |
| 1 | 0 | Covered | T142,T143,T348 |
| 1 | 1 | Covered | T72,T142,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125302271 |
204 |
0 |
0 |
| T142 |
647965 |
2 |
0 |
0 |
| T143 |
341153 |
9 |
0 |
0 |
| T348 |
328861 |
7 |
0 |
0 |
| T349 |
52590 |
1 |
0 |
0 |
| T350 |
82240 |
2 |
0 |
0 |
| T351 |
248901 |
4 |
0 |
0 |
| T395 |
74802 |
2 |
0 |
0 |
| T396 |
51755 |
1 |
0 |
0 |
| T397 |
944462 |
1 |
0 |
0 |
| T414 |
650051 |
9 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1578475 |
204 |
0 |
0 |
| T142 |
5696 |
2 |
0 |
0 |
| T143 |
3133 |
9 |
0 |
0 |
| T348 |
3012 |
7 |
0 |
0 |
| T349 |
703 |
1 |
0 |
0 |
| T350 |
941 |
2 |
0 |
0 |
| T351 |
2370 |
4 |
0 |
0 |
| T395 |
943 |
2 |
0 |
0 |
| T396 |
635 |
1 |
0 |
0 |
| T397 |
8221 |
1 |
0 |
0 |
| T414 |
5751 |
9 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T72,T142,T143 |
| 1 | 0 | Covered | T72,T142,T143 |
| 1 | 1 | Covered | T142,T348,T350 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T72,T142,T143 |
| 1 | 0 | Covered | T142,T348,T350 |
| 1 | 1 | Covered | T72,T142,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1578475 |
201 |
0 |
0 |
| T142 |
5696 |
10 |
0 |
0 |
| T143 |
3133 |
1 |
0 |
0 |
| T348 |
3012 |
5 |
0 |
0 |
| T349 |
703 |
1 |
0 |
0 |
| T350 |
941 |
2 |
0 |
0 |
| T351 |
2370 |
2 |
0 |
0 |
| T395 |
943 |
2 |
0 |
0 |
| T396 |
635 |
1 |
0 |
0 |
| T397 |
8221 |
1 |
0 |
0 |
| T414 |
5751 |
17 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125302271 |
201 |
0 |
0 |
| T142 |
647965 |
10 |
0 |
0 |
| T143 |
341153 |
1 |
0 |
0 |
| T348 |
328861 |
5 |
0 |
0 |
| T349 |
52590 |
1 |
0 |
0 |
| T350 |
82240 |
2 |
0 |
0 |
| T351 |
248901 |
2 |
0 |
0 |
| T395 |
74802 |
2 |
0 |
0 |
| T396 |
51755 |
1 |
0 |
0 |
| T397 |
944462 |
1 |
0 |
0 |
| T414 |
650051 |
17 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T72,T142,T143 |
| 1 | 0 | Covered | T72,T142,T143 |
| 1 | 1 | Covered | T142,T348,T350 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T72,T142,T143 |
| 1 | 0 | Covered | T142,T348,T350 |
| 1 | 1 | Covered | T72,T142,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125302271 |
201 |
0 |
0 |
| T142 |
647965 |
10 |
0 |
0 |
| T143 |
341153 |
1 |
0 |
0 |
| T348 |
328861 |
5 |
0 |
0 |
| T349 |
52590 |
1 |
0 |
0 |
| T350 |
82240 |
2 |
0 |
0 |
| T351 |
248901 |
2 |
0 |
0 |
| T395 |
74802 |
2 |
0 |
0 |
| T396 |
51755 |
1 |
0 |
0 |
| T397 |
944462 |
1 |
0 |
0 |
| T414 |
650051 |
17 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1578475 |
201 |
0 |
0 |
| T142 |
5696 |
10 |
0 |
0 |
| T143 |
3133 |
1 |
0 |
0 |
| T348 |
3012 |
5 |
0 |
0 |
| T349 |
703 |
1 |
0 |
0 |
| T350 |
941 |
2 |
0 |
0 |
| T351 |
2370 |
2 |
0 |
0 |
| T395 |
943 |
2 |
0 |
0 |
| T396 |
635 |
1 |
0 |
0 |
| T397 |
8221 |
1 |
0 |
0 |
| T414 |
5751 |
17 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T44,T45,T53 |
| 1 | 0 | Covered | T44,T45,T53 |
| 1 | 1 | Covered | T54,T55,T56 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T44,T45,T53 |
| 1 | 0 | Covered | T54,T55,T56 |
| 1 | 1 | Covered | T44,T45,T53 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1578475 |
193 |
0 |
0 |
| T44 |
4177 |
1 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T53 |
0 |
1 |
0 |
0 |
| T54 |
0 |
2 |
0 |
0 |
| T55 |
0 |
2 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T82 |
1668 |
0 |
0 |
0 |
| T100 |
0 |
1 |
0 |
0 |
| T109 |
3592 |
0 |
0 |
0 |
| T142 |
0 |
9 |
0 |
0 |
| T394 |
0 |
1 |
0 |
0 |
| T398 |
390 |
0 |
0 |
0 |
| T399 |
3420 |
0 |
0 |
0 |
| T400 |
2257 |
0 |
0 |
0 |
| T401 |
643 |
0 |
0 |
0 |
| T402 |
537 |
0 |
0 |
0 |
| T403 |
998 |
0 |
0 |
0 |
| T404 |
639 |
0 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125302271 |
193 |
0 |
0 |
| T44 |
163489 |
1 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T53 |
0 |
1 |
0 |
0 |
| T54 |
0 |
2 |
0 |
0 |
| T55 |
0 |
2 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T82 |
132150 |
0 |
0 |
0 |
| T100 |
0 |
1 |
0 |
0 |
| T109 |
31923 |
0 |
0 |
0 |
| T142 |
0 |
9 |
0 |
0 |
| T394 |
0 |
1 |
0 |
0 |
| T398 |
22399 |
0 |
0 |
0 |
| T399 |
381746 |
0 |
0 |
0 |
| T400 |
247490 |
0 |
0 |
0 |
| T401 |
49240 |
0 |
0 |
0 |
| T402 |
36070 |
0 |
0 |
0 |
| T403 |
66128 |
0 |
0 |
0 |
| T404 |
41264 |
0 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T44,T45,T53 |
| 1 | 0 | Covered | T44,T45,T53 |
| 1 | 1 | Covered | T54,T55,T56 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T44,T45,T53 |
| 1 | 0 | Covered | T54,T55,T56 |
| 1 | 1 | Covered | T44,T45,T53 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125302271 |
193 |
0 |
0 |
| T44 |
163489 |
1 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T53 |
0 |
1 |
0 |
0 |
| T54 |
0 |
2 |
0 |
0 |
| T55 |
0 |
2 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T82 |
132150 |
0 |
0 |
0 |
| T100 |
0 |
1 |
0 |
0 |
| T109 |
31923 |
0 |
0 |
0 |
| T142 |
0 |
9 |
0 |
0 |
| T394 |
0 |
1 |
0 |
0 |
| T398 |
22399 |
0 |
0 |
0 |
| T399 |
381746 |
0 |
0 |
0 |
| T400 |
247490 |
0 |
0 |
0 |
| T401 |
49240 |
0 |
0 |
0 |
| T402 |
36070 |
0 |
0 |
0 |
| T403 |
66128 |
0 |
0 |
0 |
| T404 |
41264 |
0 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1578475 |
193 |
0 |
0 |
| T44 |
4177 |
1 |
0 |
0 |
| T45 |
0 |
1 |
0 |
0 |
| T53 |
0 |
1 |
0 |
0 |
| T54 |
0 |
2 |
0 |
0 |
| T55 |
0 |
2 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T82 |
1668 |
0 |
0 |
0 |
| T100 |
0 |
1 |
0 |
0 |
| T109 |
3592 |
0 |
0 |
0 |
| T142 |
0 |
9 |
0 |
0 |
| T394 |
0 |
1 |
0 |
0 |
| T398 |
390 |
0 |
0 |
0 |
| T399 |
3420 |
0 |
0 |
0 |
| T400 |
2257 |
0 |
0 |
0 |
| T401 |
643 |
0 |
0 |
0 |
| T402 |
537 |
0 |
0 |
0 |
| T403 |
998 |
0 |
0 |
0 |
| T404 |
639 |
0 |
0 |
0 |
| T415 |
0 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T72,T142,T143 |
| 1 | 0 | Covered | T72,T142,T143 |
| 1 | 1 | Covered | T142,T143,T348 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T72,T142,T143 |
| 1 | 0 | Covered | T142,T143,T348 |
| 1 | 1 | Covered | T72,T142,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1578475 |
207 |
0 |
0 |
| T142 |
5696 |
9 |
0 |
0 |
| T143 |
3133 |
3 |
0 |
0 |
| T348 |
3012 |
4 |
0 |
0 |
| T349 |
703 |
1 |
0 |
0 |
| T350 |
941 |
2 |
0 |
0 |
| T351 |
2370 |
1 |
0 |
0 |
| T395 |
943 |
2 |
0 |
0 |
| T396 |
635 |
1 |
0 |
0 |
| T397 |
8221 |
1 |
0 |
0 |
| T414 |
5751 |
6 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125302271 |
207 |
0 |
0 |
| T142 |
647965 |
9 |
0 |
0 |
| T143 |
341153 |
3 |
0 |
0 |
| T348 |
328861 |
4 |
0 |
0 |
| T349 |
52590 |
1 |
0 |
0 |
| T350 |
82240 |
2 |
0 |
0 |
| T351 |
248901 |
1 |
0 |
0 |
| T395 |
74802 |
2 |
0 |
0 |
| T396 |
51755 |
1 |
0 |
0 |
| T397 |
944462 |
1 |
0 |
0 |
| T414 |
650051 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T72,T142,T143 |
| 1 | 0 | Covered | T72,T142,T143 |
| 1 | 1 | Covered | T142,T143,T348 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T72,T142,T143 |
| 1 | 0 | Covered | T142,T143,T348 |
| 1 | 1 | Covered | T72,T142,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125302271 |
207 |
0 |
0 |
| T142 |
647965 |
9 |
0 |
0 |
| T143 |
341153 |
3 |
0 |
0 |
| T348 |
328861 |
4 |
0 |
0 |
| T349 |
52590 |
1 |
0 |
0 |
| T350 |
82240 |
2 |
0 |
0 |
| T351 |
248901 |
1 |
0 |
0 |
| T395 |
74802 |
2 |
0 |
0 |
| T396 |
51755 |
1 |
0 |
0 |
| T397 |
944462 |
1 |
0 |
0 |
| T414 |
650051 |
6 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1578475 |
207 |
0 |
0 |
| T142 |
5696 |
9 |
0 |
0 |
| T143 |
3133 |
3 |
0 |
0 |
| T348 |
3012 |
4 |
0 |
0 |
| T349 |
703 |
1 |
0 |
0 |
| T350 |
941 |
2 |
0 |
0 |
| T351 |
2370 |
1 |
0 |
0 |
| T395 |
943 |
2 |
0 |
0 |
| T396 |
635 |
1 |
0 |
0 |
| T397 |
8221 |
1 |
0 |
0 |
| T414 |
5751 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T72,T142,T143 |
| 1 | 0 | Covered | T72,T142,T143 |
| 1 | 1 | Covered | T142,T143,T348 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T72,T142,T143 |
| 1 | 0 | Covered | T142,T143,T348 |
| 1 | 1 | Covered | T72,T142,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1578475 |
192 |
0 |
0 |
| T142 |
5696 |
11 |
0 |
0 |
| T143 |
3133 |
4 |
0 |
0 |
| T348 |
3012 |
10 |
0 |
0 |
| T349 |
703 |
1 |
0 |
0 |
| T350 |
941 |
2 |
0 |
0 |
| T351 |
2370 |
2 |
0 |
0 |
| T395 |
943 |
2 |
0 |
0 |
| T396 |
635 |
1 |
0 |
0 |
| T397 |
8221 |
1 |
0 |
0 |
| T414 |
5751 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125302271 |
192 |
0 |
0 |
| T142 |
647965 |
11 |
0 |
0 |
| T143 |
341153 |
4 |
0 |
0 |
| T348 |
328861 |
10 |
0 |
0 |
| T349 |
52590 |
1 |
0 |
0 |
| T350 |
82240 |
2 |
0 |
0 |
| T351 |
248901 |
2 |
0 |
0 |
| T395 |
74802 |
2 |
0 |
0 |
| T396 |
51755 |
1 |
0 |
0 |
| T397 |
944462 |
1 |
0 |
0 |
| T414 |
650051 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T72,T142,T143 |
| 1 | 0 | Covered | T72,T142,T143 |
| 1 | 1 | Covered | T142,T143,T348 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T72,T142,T143 |
| 1 | 0 | Covered | T142,T143,T348 |
| 1 | 1 | Covered | T72,T142,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125302271 |
192 |
0 |
0 |
| T142 |
647965 |
11 |
0 |
0 |
| T143 |
341153 |
4 |
0 |
0 |
| T348 |
328861 |
10 |
0 |
0 |
| T349 |
52590 |
1 |
0 |
0 |
| T350 |
82240 |
2 |
0 |
0 |
| T351 |
248901 |
2 |
0 |
0 |
| T395 |
74802 |
2 |
0 |
0 |
| T396 |
51755 |
1 |
0 |
0 |
| T397 |
944462 |
1 |
0 |
0 |
| T414 |
650051 |
7 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1578475 |
192 |
0 |
0 |
| T142 |
5696 |
11 |
0 |
0 |
| T143 |
3133 |
4 |
0 |
0 |
| T348 |
3012 |
10 |
0 |
0 |
| T349 |
703 |
1 |
0 |
0 |
| T350 |
941 |
2 |
0 |
0 |
| T351 |
2370 |
2 |
0 |
0 |
| T395 |
943 |
2 |
0 |
0 |
| T396 |
635 |
1 |
0 |
0 |
| T397 |
8221 |
1 |
0 |
0 |
| T414 |
5751 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T72,T142,T143 |
| 1 | 0 | Covered | T72,T142,T143 |
| 1 | 1 | Covered | T142,T143,T348 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T72,T142,T143 |
| 1 | 0 | Covered | T142,T143,T348 |
| 1 | 1 | Covered | T72,T142,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1578475 |
168 |
0 |
0 |
| T142 |
5696 |
4 |
0 |
0 |
| T143 |
3133 |
2 |
0 |
0 |
| T348 |
3012 |
14 |
0 |
0 |
| T349 |
703 |
1 |
0 |
0 |
| T350 |
941 |
2 |
0 |
0 |
| T351 |
2370 |
2 |
0 |
0 |
| T395 |
943 |
2 |
0 |
0 |
| T396 |
635 |
1 |
0 |
0 |
| T397 |
8221 |
1 |
0 |
0 |
| T414 |
5751 |
16 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125302271 |
168 |
0 |
0 |
| T142 |
647965 |
4 |
0 |
0 |
| T143 |
341153 |
2 |
0 |
0 |
| T348 |
328861 |
14 |
0 |
0 |
| T349 |
52590 |
1 |
0 |
0 |
| T350 |
82240 |
2 |
0 |
0 |
| T351 |
248901 |
2 |
0 |
0 |
| T395 |
74802 |
2 |
0 |
0 |
| T396 |
51755 |
1 |
0 |
0 |
| T397 |
944462 |
1 |
0 |
0 |
| T414 |
650051 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T72,T142,T143 |
| 1 | 0 | Covered | T72,T142,T143 |
| 1 | 1 | Covered | T142,T143,T348 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T72,T142,T143 |
| 1 | 0 | Covered | T142,T143,T348 |
| 1 | 1 | Covered | T72,T142,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125302271 |
168 |
0 |
0 |
| T142 |
647965 |
4 |
0 |
0 |
| T143 |
341153 |
2 |
0 |
0 |
| T348 |
328861 |
14 |
0 |
0 |
| T349 |
52590 |
1 |
0 |
0 |
| T350 |
82240 |
2 |
0 |
0 |
| T351 |
248901 |
2 |
0 |
0 |
| T395 |
74802 |
2 |
0 |
0 |
| T396 |
51755 |
1 |
0 |
0 |
| T397 |
944462 |
1 |
0 |
0 |
| T414 |
650051 |
16 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1578475 |
168 |
0 |
0 |
| T142 |
5696 |
4 |
0 |
0 |
| T143 |
3133 |
2 |
0 |
0 |
| T348 |
3012 |
14 |
0 |
0 |
| T349 |
703 |
1 |
0 |
0 |
| T350 |
941 |
2 |
0 |
0 |
| T351 |
2370 |
2 |
0 |
0 |
| T395 |
943 |
2 |
0 |
0 |
| T396 |
635 |
1 |
0 |
0 |
| T397 |
8221 |
1 |
0 |
0 |
| T414 |
5751 |
16 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T47,T48,T49 |
| 1 | 0 | Covered | T47,T48,T49 |
| 1 | 1 | Covered | T142,T143,T348 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T47,T48,T49 |
| 1 | 0 | Covered | T142,T143,T348 |
| 1 | 1 | Covered | T47,T48,T49 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1578475 |
165 |
0 |
0 |
| T47 |
616 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T49 |
0 |
1 |
0 |
0 |
| T66 |
400 |
0 |
0 |
0 |
| T126 |
1089 |
0 |
0 |
0 |
| T142 |
0 |
12 |
0 |
0 |
| T143 |
0 |
8 |
0 |
0 |
| T239 |
1360 |
0 |
0 |
0 |
| T246 |
416 |
0 |
0 |
0 |
| T292 |
815 |
0 |
0 |
0 |
| T334 |
823 |
0 |
0 |
0 |
| T348 |
0 |
2 |
0 |
0 |
| T349 |
0 |
1 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
1 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T422 |
454 |
0 |
0 |
0 |
| T423 |
361 |
0 |
0 |
0 |
| T424 |
924 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125302271 |
165 |
0 |
0 |
| T47 |
30654 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T49 |
0 |
1 |
0 |
0 |
| T66 |
18814 |
0 |
0 |
0 |
| T126 |
107057 |
0 |
0 |
0 |
| T142 |
0 |
12 |
0 |
0 |
| T143 |
0 |
8 |
0 |
0 |
| T239 |
110979 |
0 |
0 |
0 |
| T246 |
15662 |
0 |
0 |
0 |
| T292 |
68828 |
0 |
0 |
0 |
| T334 |
59773 |
0 |
0 |
0 |
| T348 |
0 |
2 |
0 |
0 |
| T349 |
0 |
1 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
1 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T422 |
28533 |
0 |
0 |
0 |
| T423 |
17102 |
0 |
0 |
0 |
| T424 |
57576 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T47,T48,T49 |
| 1 | 0 | Covered | T47,T48,T49 |
| 1 | 1 | Covered | T142,T143,T348 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T47,T48,T49 |
| 1 | 0 | Covered | T142,T143,T348 |
| 1 | 1 | Covered | T47,T48,T49 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125302271 |
165 |
0 |
0 |
| T47 |
30654 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T49 |
0 |
1 |
0 |
0 |
| T66 |
18814 |
0 |
0 |
0 |
| T126 |
107057 |
0 |
0 |
0 |
| T142 |
0 |
12 |
0 |
0 |
| T143 |
0 |
8 |
0 |
0 |
| T239 |
110979 |
0 |
0 |
0 |
| T246 |
15662 |
0 |
0 |
0 |
| T292 |
68828 |
0 |
0 |
0 |
| T334 |
59773 |
0 |
0 |
0 |
| T348 |
0 |
2 |
0 |
0 |
| T349 |
0 |
1 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
1 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T422 |
28533 |
0 |
0 |
0 |
| T423 |
17102 |
0 |
0 |
0 |
| T424 |
57576 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1578475 |
165 |
0 |
0 |
| T47 |
616 |
1 |
0 |
0 |
| T48 |
0 |
1 |
0 |
0 |
| T49 |
0 |
1 |
0 |
0 |
| T66 |
400 |
0 |
0 |
0 |
| T126 |
1089 |
0 |
0 |
0 |
| T142 |
0 |
12 |
0 |
0 |
| T143 |
0 |
8 |
0 |
0 |
| T239 |
1360 |
0 |
0 |
0 |
| T246 |
416 |
0 |
0 |
0 |
| T292 |
815 |
0 |
0 |
0 |
| T334 |
823 |
0 |
0 |
0 |
| T348 |
0 |
2 |
0 |
0 |
| T349 |
0 |
1 |
0 |
0 |
| T350 |
0 |
2 |
0 |
0 |
| T351 |
0 |
1 |
0 |
0 |
| T395 |
0 |
2 |
0 |
0 |
| T422 |
454 |
0 |
0 |
0 |
| T423 |
361 |
0 |
0 |
0 |
| T424 |
924 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T72,T142,T143 |
| 1 | 0 | Covered | T72,T142,T143 |
| 1 | 1 | Covered | T142,T143,T348 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T72,T142,T143 |
| 1 | 0 | Covered | T142,T143,T348 |
| 1 | 1 | Covered | T72,T142,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_src_to_dst_req
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1578475 |
210 |
0 |
0 |
| T142 |
5696 |
12 |
0 |
0 |
| T143 |
3133 |
5 |
0 |
0 |
| T348 |
3012 |
7 |
0 |
0 |
| T349 |
703 |
1 |
0 |
0 |
| T350 |
941 |
2 |
0 |
0 |
| T351 |
2370 |
10 |
0 |
0 |
| T395 |
943 |
2 |
0 |
0 |
| T396 |
635 |
1 |
0 |
0 |
| T397 |
8221 |
1 |
0 |
0 |
| T414 |
5751 |
8 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125302271 |
210 |
0 |
0 |
| T142 |
647965 |
12 |
0 |
0 |
| T143 |
341153 |
5 |
0 |
0 |
| T348 |
328861 |
7 |
0 |
0 |
| T349 |
52590 |
1 |
0 |
0 |
| T350 |
82240 |
2 |
0 |
0 |
| T351 |
248901 |
10 |
0 |
0 |
| T395 |
74802 |
2 |
0 |
0 |
| T396 |
51755 |
1 |
0 |
0 |
| T397 |
944462 |
1 |
0 |
0 |
| T414 |
650051 |
8 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T72,T142,T143 |
| 1 | 0 | Covered | T72,T142,T143 |
| 1 | 1 | Covered | T142,T143,T348 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T72,T142,T143 |
| 1 | 0 | Covered | T142,T143,T348 |
| 1 | 1 | Covered | T72,T142,T143 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc.u_arb.gen_passthru.u_dst_to_src_ack
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125302271 |
210 |
0 |
0 |
| T142 |
647965 |
12 |
0 |
0 |
| T143 |
341153 |
5 |
0 |
0 |
| T348 |
328861 |
7 |
0 |
0 |
| T349 |
52590 |
1 |
0 |
0 |
| T350 |
82240 |
2 |
0 |
0 |
| T351 |
248901 |
10 |
0 |
0 |
| T395 |
74802 |
2 |
0 |
0 |
| T396 |
51755 |
1 |
0 |
0 |
| T397 |
944462 |
1 |
0 |
0 |
| T414 |
650051 |
8 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1578475 |
210 |
0 |
0 |
| T142 |
5696 |
12 |
0 |
0 |
| T143 |
3133 |
5 |
0 |
0 |
| T348 |
3012 |
7 |
0 |
0 |
| T349 |
703 |
1 |
0 |
0 |
| T350 |
941 |
2 |
0 |
0 |
| T351 |
2370 |
10 |
0 |
0 |
| T395 |
943 |
2 |
0 |
0 |
| T396 |
635 |
1 |
0 |
0 |
| T397 |
8221 |
1 |
0 |
0 |
| T414 |
5751 |
8 |
0 |
0 |