Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
| ALWAYS | 71 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
| ALWAYS | 115 | 9 | 9 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 65 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
| 74 |
1 |
1 |
| 75 |
1 |
1 |
| 76 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 85 |
1 |
1 |
| 109 |
1 |
1 |
| 115 |
1 |
1 |
| 116 |
1 |
1 |
| 117 |
1 |
1 |
| 118 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
| 125 |
1 |
1 |
| 134 |
1 |
1 |
| 135 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 150 |
1 |
1 |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 14 | 12 | 85.71 |
| Logical | 14 | 12 | 85.71 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T47,T48,T49 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T47,T43,T44 |
| 1 | 1 | Covered | T47,T43,T44 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T43,T44,T45 |
| 1 | 0 | Covered | T47,T43,T44 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T47,T43,T44 |
| 1 | 1 | Covered | T47,T43,T44 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T43,T44,T45 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 13 | 12 | 92.31 |
| Logical | 13 | 12 | 92.31 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T43,T46,T52 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T43,T44,T45 |
| 1 | 1 | Covered | T43,T44,T45 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T43,T44,T45 |
| 1 | - | Covered | T43,T44,T45 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T43,T44,T45 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T43,T44,T45 |
| 1 | 1 | Covered | T43,T44,T45 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
8 |
100.00 |
| IF |
71 |
4 |
4 |
100.00 |
| IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T43,T44,T45 |
| 0 |
0 |
1 |
Covered |
T43,T44,T45 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T43,T44,T45 |
| 0 |
0 |
1 |
Covered |
T43,T44,T45 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2060887 |
0 |
0 |
| T43 |
0 |
418 |
0 |
0 |
| T44 |
163489 |
793 |
0 |
0 |
| T45 |
0 |
798 |
0 |
0 |
| T46 |
29034 |
812 |
0 |
0 |
| T50 |
0 |
1369 |
0 |
0 |
| T51 |
0 |
2665 |
0 |
0 |
| T53 |
0 |
790 |
0 |
0 |
| T54 |
0 |
1545 |
0 |
0 |
| T55 |
0 |
1298 |
0 |
0 |
| T57 |
40990 |
458 |
0 |
0 |
| T82 |
132150 |
0 |
0 |
0 |
| T83 |
38607 |
0 |
0 |
0 |
| T89 |
70671 |
0 |
0 |
0 |
| T92 |
58227 |
0 |
0 |
0 |
| T93 |
15997 |
0 |
0 |
0 |
| T94 |
52039 |
0 |
0 |
0 |
| T95 |
18007 |
0 |
0 |
0 |
| T96 |
69188 |
0 |
0 |
0 |
| T97 |
52887 |
0 |
0 |
0 |
| T98 |
44098 |
0 |
0 |
0 |
| T100 |
0 |
793 |
0 |
0 |
| T109 |
31923 |
0 |
0 |
0 |
| T142 |
0 |
12008 |
0 |
0 |
| T143 |
0 |
6553 |
0 |
0 |
| T348 |
0 |
7697 |
0 |
0 |
| T349 |
0 |
1223 |
0 |
0 |
| T350 |
0 |
2236 |
0 |
0 |
| T351 |
0 |
3107 |
0 |
0 |
| T394 |
0 |
663 |
0 |
0 |
| T395 |
0 |
1830 |
0 |
0 |
| T396 |
0 |
825 |
0 |
0 |
| T397 |
0 |
401 |
0 |
0 |
| T398 |
22399 |
0 |
0 |
0 |
| T399 |
381746 |
0 |
0 |
0 |
| T400 |
247490 |
0 |
0 |
0 |
| T401 |
49240 |
0 |
0 |
0 |
| T402 |
36070 |
0 |
0 |
0 |
| T403 |
66128 |
0 |
0 |
0 |
| T404 |
41264 |
0 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
39461875 |
34543350 |
0 |
0 |
| T1 |
88000 |
83900 |
0 |
0 |
| T2 |
17750 |
13625 |
0 |
0 |
| T3 |
20400 |
16325 |
0 |
0 |
| T29 |
53600 |
49425 |
0 |
0 |
| T58 |
18250 |
14125 |
0 |
0 |
| T68 |
43575 |
39525 |
0 |
0 |
| T85 |
17825 |
13725 |
0 |
0 |
| T86 |
22700 |
18575 |
0 |
0 |
| T87 |
7400 |
3300 |
0 |
0 |
| T88 |
16125 |
12050 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
5132 |
0 |
0 |
| T43 |
0 |
1 |
0 |
0 |
| T44 |
163489 |
2 |
0 |
0 |
| T45 |
0 |
2 |
0 |
0 |
| T46 |
29034 |
3 |
0 |
0 |
| T50 |
0 |
3 |
0 |
0 |
| T51 |
0 |
7 |
0 |
0 |
| T53 |
0 |
2 |
0 |
0 |
| T54 |
0 |
4 |
0 |
0 |
| T55 |
0 |
4 |
0 |
0 |
| T57 |
40990 |
1 |
0 |
0 |
| T82 |
132150 |
0 |
0 |
0 |
| T83 |
38607 |
0 |
0 |
0 |
| T89 |
70671 |
0 |
0 |
0 |
| T92 |
58227 |
0 |
0 |
0 |
| T93 |
15997 |
0 |
0 |
0 |
| T94 |
52039 |
0 |
0 |
0 |
| T95 |
18007 |
0 |
0 |
0 |
| T96 |
69188 |
0 |
0 |
0 |
| T97 |
52887 |
0 |
0 |
0 |
| T98 |
44098 |
0 |
0 |
0 |
| T100 |
0 |
2 |
0 |
0 |
| T109 |
31923 |
0 |
0 |
0 |
| T142 |
0 |
32 |
0 |
0 |
| T143 |
0 |
15 |
0 |
0 |
| T348 |
0 |
19 |
0 |
0 |
| T349 |
0 |
3 |
0 |
0 |
| T350 |
0 |
6 |
0 |
0 |
| T351 |
0 |
9 |
0 |
0 |
| T394 |
0 |
2 |
0 |
0 |
| T395 |
0 |
6 |
0 |
0 |
| T396 |
0 |
2 |
0 |
0 |
| T397 |
0 |
1 |
0 |
0 |
| T398 |
22399 |
0 |
0 |
0 |
| T399 |
381746 |
0 |
0 |
0 |
| T400 |
247490 |
0 |
0 |
0 |
| T401 |
49240 |
0 |
0 |
0 |
| T402 |
36070 |
0 |
0 |
0 |
| T403 |
66128 |
0 |
0 |
0 |
| T404 |
41264 |
0 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
10060425 |
10040375 |
0 |
0 |
| T2 |
1356775 |
1342025 |
0 |
0 |
| T3 |
1442450 |
1428400 |
0 |
0 |
| T29 |
3557775 |
3545350 |
0 |
0 |
| T58 |
1340525 |
1326550 |
0 |
0 |
| T68 |
4750650 |
4729750 |
0 |
0 |
| T85 |
1624300 |
1605200 |
0 |
0 |
| T86 |
1159975 |
1151300 |
0 |
0 |
| T87 |
466750 |
439375 |
0 |
0 |
| T88 |
1277800 |
1266725 |
0 |
0 |