Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T419,T72,T142 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T72,T142,T143 |
1 | 1 | Covered | T72,T142,T143 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T72,T142,T143 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T72,T142,T143 |
1 | 1 | Covered | T72,T142,T143 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T72,T142,T143 |
0 |
0 |
1 |
Covered |
T72,T142,T143 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T72,T142,T143 |
0 |
0 |
1 |
Covered |
T72,T142,T143 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125302271 |
83384 |
0 |
0 |
T142 |
647965 |
4503 |
0 |
0 |
T143 |
341153 |
2239 |
0 |
0 |
T348 |
328861 |
2771 |
0 |
0 |
T349 |
52590 |
378 |
0 |
0 |
T350 |
82240 |
752 |
0 |
0 |
T351 |
248901 |
3669 |
0 |
0 |
T395 |
74802 |
519 |
0 |
0 |
T396 |
51755 |
408 |
0 |
0 |
T397 |
944462 |
381 |
0 |
0 |
T414 |
650051 |
3246 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1578475 |
1381734 |
0 |
0 |
T1 |
3520 |
3356 |
0 |
0 |
T2 |
710 |
545 |
0 |
0 |
T3 |
816 |
653 |
0 |
0 |
T29 |
2144 |
1977 |
0 |
0 |
T58 |
730 |
565 |
0 |
0 |
T68 |
1743 |
1581 |
0 |
0 |
T85 |
713 |
549 |
0 |
0 |
T86 |
908 |
743 |
0 |
0 |
T87 |
296 |
132 |
0 |
0 |
T88 |
645 |
482 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125302271 |
210 |
0 |
0 |
T142 |
647965 |
12 |
0 |
0 |
T143 |
341153 |
5 |
0 |
0 |
T348 |
328861 |
7 |
0 |
0 |
T349 |
52590 |
1 |
0 |
0 |
T350 |
82240 |
2 |
0 |
0 |
T351 |
248901 |
10 |
0 |
0 |
T395 |
74802 |
2 |
0 |
0 |
T396 |
51755 |
1 |
0 |
0 |
T397 |
944462 |
1 |
0 |
0 |
T414 |
650051 |
8 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125302271 |
124561015 |
0 |
0 |
T1 |
402417 |
401615 |
0 |
0 |
T2 |
54271 |
53681 |
0 |
0 |
T3 |
57698 |
57136 |
0 |
0 |
T29 |
142311 |
141814 |
0 |
0 |
T58 |
53621 |
53062 |
0 |
0 |
T68 |
190026 |
189190 |
0 |
0 |
T85 |
64972 |
64208 |
0 |
0 |
T86 |
46399 |
46052 |
0 |
0 |
T87 |
18670 |
17575 |
0 |
0 |
T88 |
51112 |
50669 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T72,T405,T425 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T72,T142,T143 |
1 | 1 | Covered | T72,T142,T143 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T72,T142,T143 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T72,T142,T143 |
1 | 1 | Covered | T72,T142,T143 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T72,T142,T143 |
0 |
0 |
1 |
Covered |
T72,T142,T143 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T72,T142,T143 |
0 |
0 |
1 |
Covered |
T72,T142,T143 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125302271 |
86483 |
0 |
0 |
T142 |
647965 |
3642 |
0 |
0 |
T143 |
341153 |
2213 |
0 |
0 |
T348 |
328861 |
3970 |
0 |
0 |
T349 |
52590 |
416 |
0 |
0 |
T350 |
82240 |
722 |
0 |
0 |
T351 |
248901 |
3278 |
0 |
0 |
T395 |
74802 |
633 |
0 |
0 |
T396 |
51755 |
426 |
0 |
0 |
T397 |
944462 |
428 |
0 |
0 |
T414 |
650051 |
1551 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1578475 |
1381734 |
0 |
0 |
T1 |
3520 |
3356 |
0 |
0 |
T2 |
710 |
545 |
0 |
0 |
T3 |
816 |
653 |
0 |
0 |
T29 |
2144 |
1977 |
0 |
0 |
T58 |
730 |
565 |
0 |
0 |
T68 |
1743 |
1581 |
0 |
0 |
T85 |
713 |
549 |
0 |
0 |
T86 |
908 |
743 |
0 |
0 |
T87 |
296 |
132 |
0 |
0 |
T88 |
645 |
482 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125302271 |
216 |
0 |
0 |
T142 |
647965 |
10 |
0 |
0 |
T143 |
341153 |
5 |
0 |
0 |
T348 |
328861 |
10 |
0 |
0 |
T349 |
52590 |
1 |
0 |
0 |
T350 |
82240 |
2 |
0 |
0 |
T351 |
248901 |
9 |
0 |
0 |
T395 |
74802 |
2 |
0 |
0 |
T396 |
51755 |
1 |
0 |
0 |
T397 |
944462 |
1 |
0 |
0 |
T414 |
650051 |
4 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125302271 |
124561015 |
0 |
0 |
T1 |
402417 |
401615 |
0 |
0 |
T2 |
54271 |
53681 |
0 |
0 |
T3 |
57698 |
57136 |
0 |
0 |
T29 |
142311 |
141814 |
0 |
0 |
T58 |
53621 |
53062 |
0 |
0 |
T68 |
190026 |
189190 |
0 |
0 |
T85 |
64972 |
64208 |
0 |
0 |
T86 |
46399 |
46052 |
0 |
0 |
T87 |
18670 |
17575 |
0 |
0 |
T88 |
51112 |
50669 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T72,T426,T413 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T72,T142,T143 |
1 | 1 | Covered | T72,T142,T143 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T72,T142,T143 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T72,T142,T143 |
1 | 1 | Covered | T72,T142,T143 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T72,T142,T143 |
0 |
0 |
1 |
Covered |
T72,T142,T143 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T72,T142,T143 |
0 |
0 |
1 |
Covered |
T72,T142,T143 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125302271 |
82463 |
0 |
0 |
T142 |
647965 |
7453 |
0 |
0 |
T143 |
341153 |
780 |
0 |
0 |
T348 |
328861 |
1992 |
0 |
0 |
T349 |
52590 |
396 |
0 |
0 |
T350 |
82240 |
702 |
0 |
0 |
T351 |
248901 |
1727 |
0 |
0 |
T395 |
74802 |
570 |
0 |
0 |
T396 |
51755 |
370 |
0 |
0 |
T397 |
944462 |
418 |
0 |
0 |
T414 |
650051 |
2461 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1578475 |
1381734 |
0 |
0 |
T1 |
3520 |
3356 |
0 |
0 |
T2 |
710 |
545 |
0 |
0 |
T3 |
816 |
653 |
0 |
0 |
T29 |
2144 |
1977 |
0 |
0 |
T58 |
730 |
565 |
0 |
0 |
T68 |
1743 |
1581 |
0 |
0 |
T85 |
713 |
549 |
0 |
0 |
T86 |
908 |
743 |
0 |
0 |
T87 |
296 |
132 |
0 |
0 |
T88 |
645 |
482 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125302271 |
207 |
0 |
0 |
T142 |
647965 |
19 |
0 |
0 |
T143 |
341153 |
2 |
0 |
0 |
T348 |
328861 |
5 |
0 |
0 |
T349 |
52590 |
1 |
0 |
0 |
T350 |
82240 |
2 |
0 |
0 |
T351 |
248901 |
5 |
0 |
0 |
T395 |
74802 |
2 |
0 |
0 |
T396 |
51755 |
1 |
0 |
0 |
T397 |
944462 |
1 |
0 |
0 |
T414 |
650051 |
6 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125302271 |
124561015 |
0 |
0 |
T1 |
402417 |
401615 |
0 |
0 |
T2 |
54271 |
53681 |
0 |
0 |
T3 |
57698 |
57136 |
0 |
0 |
T29 |
142311 |
141814 |
0 |
0 |
T58 |
53621 |
53062 |
0 |
0 |
T68 |
190026 |
189190 |
0 |
0 |
T85 |
64972 |
64208 |
0 |
0 |
T86 |
46399 |
46052 |
0 |
0 |
T87 |
18670 |
17575 |
0 |
0 |
T88 |
51112 |
50669 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T411,T72,T427 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T72,T142,T348 |
1 | 1 | Covered | T72,T142,T348 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T72,T142,T348 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T72,T142,T348 |
1 | 1 | Covered | T72,T142,T348 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T72,T142,T348 |
0 |
0 |
1 |
Covered |
T72,T142,T348 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T72,T142,T348 |
0 |
0 |
1 |
Covered |
T72,T142,T348 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125302271 |
78751 |
0 |
0 |
T142 |
647965 |
3548 |
0 |
0 |
T348 |
328861 |
2793 |
0 |
0 |
T349 |
52590 |
436 |
0 |
0 |
T350 |
82240 |
724 |
0 |
0 |
T351 |
248901 |
1422 |
0 |
0 |
T395 |
74802 |
702 |
0 |
0 |
T396 |
51755 |
470 |
0 |
0 |
T397 |
944462 |
421 |
0 |
0 |
T414 |
650051 |
4666 |
0 |
0 |
T428 |
94712 |
832 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1578475 |
1381734 |
0 |
0 |
T1 |
3520 |
3356 |
0 |
0 |
T2 |
710 |
545 |
0 |
0 |
T3 |
816 |
653 |
0 |
0 |
T29 |
2144 |
1977 |
0 |
0 |
T58 |
730 |
565 |
0 |
0 |
T68 |
1743 |
1581 |
0 |
0 |
T85 |
713 |
549 |
0 |
0 |
T86 |
908 |
743 |
0 |
0 |
T87 |
296 |
132 |
0 |
0 |
T88 |
645 |
482 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125302271 |
199 |
0 |
0 |
T142 |
647965 |
10 |
0 |
0 |
T348 |
328861 |
7 |
0 |
0 |
T349 |
52590 |
1 |
0 |
0 |
T350 |
82240 |
2 |
0 |
0 |
T351 |
248901 |
4 |
0 |
0 |
T395 |
74802 |
2 |
0 |
0 |
T396 |
51755 |
1 |
0 |
0 |
T397 |
944462 |
1 |
0 |
0 |
T414 |
650051 |
11 |
0 |
0 |
T428 |
94712 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125302271 |
124561015 |
0 |
0 |
T1 |
402417 |
401615 |
0 |
0 |
T2 |
54271 |
53681 |
0 |
0 |
T3 |
57698 |
57136 |
0 |
0 |
T29 |
142311 |
141814 |
0 |
0 |
T58 |
53621 |
53062 |
0 |
0 |
T68 |
190026 |
189190 |
0 |
0 |
T85 |
64972 |
64208 |
0 |
0 |
T86 |
46399 |
46052 |
0 |
0 |
T87 |
18670 |
17575 |
0 |
0 |
T88 |
51112 |
50669 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T418,T72,T142 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T72,T142,T143 |
1 | 1 | Covered | T72,T142,T143 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T72,T142,T143 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T72,T142,T143 |
1 | 1 | Covered | T72,T142,T143 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T72,T142,T143 |
0 |
0 |
1 |
Covered |
T72,T142,T143 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T72,T142,T143 |
0 |
0 |
1 |
Covered |
T72,T142,T143 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125302271 |
75868 |
0 |
0 |
T142 |
647965 |
625 |
0 |
0 |
T143 |
341153 |
2876 |
0 |
0 |
T348 |
328861 |
1967 |
0 |
0 |
T349 |
52590 |
368 |
0 |
0 |
T350 |
82240 |
749 |
0 |
0 |
T351 |
248901 |
986 |
0 |
0 |
T395 |
74802 |
670 |
0 |
0 |
T396 |
51755 |
377 |
0 |
0 |
T397 |
944462 |
405 |
0 |
0 |
T414 |
650051 |
3702 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1578475 |
1381734 |
0 |
0 |
T1 |
3520 |
3356 |
0 |
0 |
T2 |
710 |
545 |
0 |
0 |
T3 |
816 |
653 |
0 |
0 |
T29 |
2144 |
1977 |
0 |
0 |
T58 |
730 |
565 |
0 |
0 |
T68 |
1743 |
1581 |
0 |
0 |
T85 |
713 |
549 |
0 |
0 |
T86 |
908 |
743 |
0 |
0 |
T87 |
296 |
132 |
0 |
0 |
T88 |
645 |
482 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125302271 |
191 |
0 |
0 |
T142 |
647965 |
2 |
0 |
0 |
T143 |
341153 |
7 |
0 |
0 |
T348 |
328861 |
5 |
0 |
0 |
T349 |
52590 |
1 |
0 |
0 |
T350 |
82240 |
2 |
0 |
0 |
T351 |
248901 |
3 |
0 |
0 |
T395 |
74802 |
2 |
0 |
0 |
T396 |
51755 |
1 |
0 |
0 |
T397 |
944462 |
1 |
0 |
0 |
T414 |
650051 |
9 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125302271 |
124561015 |
0 |
0 |
T1 |
402417 |
401615 |
0 |
0 |
T2 |
54271 |
53681 |
0 |
0 |
T3 |
57698 |
57136 |
0 |
0 |
T29 |
142311 |
141814 |
0 |
0 |
T58 |
53621 |
53062 |
0 |
0 |
T68 |
190026 |
189190 |
0 |
0 |
T85 |
64972 |
64208 |
0 |
0 |
T86 |
46399 |
46052 |
0 |
0 |
T87 |
18670 |
17575 |
0 |
0 |
T88 |
51112 |
50669 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T72,T142,T143 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T72,T142,T143 |
1 | 1 | Covered | T72,T142,T143 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T72,T142,T143 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T72,T142,T143 |
1 | 1 | Covered | T72,T142,T143 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T72,T142,T143 |
0 |
0 |
1 |
Covered |
T72,T142,T143 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T72,T142,T143 |
0 |
0 |
1 |
Covered |
T72,T142,T143 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125302271 |
79492 |
0 |
0 |
T142 |
647965 |
4927 |
0 |
0 |
T143 |
341153 |
2560 |
0 |
0 |
T348 |
328861 |
1627 |
0 |
0 |
T349 |
52590 |
482 |
0 |
0 |
T350 |
82240 |
778 |
0 |
0 |
T351 |
248901 |
2082 |
0 |
0 |
T395 |
74802 |
590 |
0 |
0 |
T396 |
51755 |
425 |
0 |
0 |
T397 |
944462 |
377 |
0 |
0 |
T414 |
650051 |
5006 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1578475 |
1381734 |
0 |
0 |
T1 |
3520 |
3356 |
0 |
0 |
T2 |
710 |
545 |
0 |
0 |
T3 |
816 |
653 |
0 |
0 |
T29 |
2144 |
1977 |
0 |
0 |
T58 |
730 |
565 |
0 |
0 |
T68 |
1743 |
1581 |
0 |
0 |
T85 |
713 |
549 |
0 |
0 |
T86 |
908 |
743 |
0 |
0 |
T87 |
296 |
132 |
0 |
0 |
T88 |
645 |
482 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125302271 |
200 |
0 |
0 |
T142 |
647965 |
13 |
0 |
0 |
T143 |
341153 |
6 |
0 |
0 |
T348 |
328861 |
4 |
0 |
0 |
T349 |
52590 |
1 |
0 |
0 |
T350 |
82240 |
2 |
0 |
0 |
T351 |
248901 |
6 |
0 |
0 |
T395 |
74802 |
2 |
0 |
0 |
T396 |
51755 |
1 |
0 |
0 |
T397 |
944462 |
1 |
0 |
0 |
T414 |
650051 |
12 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125302271 |
124561015 |
0 |
0 |
T1 |
402417 |
401615 |
0 |
0 |
T2 |
54271 |
53681 |
0 |
0 |
T3 |
57698 |
57136 |
0 |
0 |
T29 |
142311 |
141814 |
0 |
0 |
T58 |
53621 |
53062 |
0 |
0 |
T68 |
190026 |
189190 |
0 |
0 |
T85 |
64972 |
64208 |
0 |
0 |
T86 |
46399 |
46052 |
0 |
0 |
T87 |
18670 |
17575 |
0 |
0 |
T88 |
51112 |
50669 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Total | Covered | Percent |
Conditions | 14 | 12 | 85.71 |
Logical | 14 | 12 | 85.71 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T44,T45,T46 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T44,T45,T46 |
1 | 1 | Covered | T44,T45,T46 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T43,T44,T45 |
1 | 0 | Covered | T44,T45,T46 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T44,T45,T46 |
1 | 1 | Covered | T44,T45,T46 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T43,T44,T45 |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T44,T45,T46 |
0 |
0 |
1 |
Covered |
T44,T45,T46 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T44,T45,T46 |
0 |
0 |
1 |
Covered |
T43,T44,T45 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_cause_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125302271 |
134334 |
0 |
0 |
T44 |
163489 |
793 |
0 |
0 |
T45 |
0 |
798 |
0 |
0 |
T46 |
0 |
570 |
0 |
0 |
T50 |
0 |
1012 |
0 |
0 |
T51 |
0 |
2251 |
0 |
0 |
T53 |
0 |
790 |
0 |
0 |
T54 |
0 |
1545 |
0 |
0 |
T55 |
0 |
1298 |
0 |
0 |
T82 |
132150 |
0 |
0 |
0 |
T100 |
0 |
793 |
0 |
0 |
T109 |
31923 |
0 |
0 |
0 |
T394 |
0 |
663 |
0 |
0 |
T398 |
22399 |
0 |
0 |
0 |
T399 |
381746 |
0 |
0 |
0 |
T400 |
247490 |
0 |
0 |
0 |
T401 |
49240 |
0 |
0 |
0 |
T402 |
36070 |
0 |
0 |
0 |
T403 |
66128 |
0 |
0 |
0 |
T404 |
41264 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1578475 |
1381734 |
0 |
0 |
T1 |
3520 |
3356 |
0 |
0 |
T2 |
710 |
545 |
0 |
0 |
T3 |
816 |
653 |
0 |
0 |
T29 |
2144 |
1977 |
0 |
0 |
T58 |
730 |
565 |
0 |
0 |
T68 |
1743 |
1581 |
0 |
0 |
T85 |
713 |
549 |
0 |
0 |
T86 |
908 |
743 |
0 |
0 |
T87 |
296 |
132 |
0 |
0 |
T88 |
645 |
482 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125302271 |
284 |
0 |
0 |
T44 |
163489 |
2 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
T46 |
0 |
2 |
0 |
0 |
T50 |
0 |
2 |
0 |
0 |
T51 |
0 |
6 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T54 |
0 |
4 |
0 |
0 |
T55 |
0 |
4 |
0 |
0 |
T82 |
132150 |
0 |
0 |
0 |
T100 |
0 |
2 |
0 |
0 |
T109 |
31923 |
0 |
0 |
0 |
T394 |
0 |
2 |
0 |
0 |
T398 |
22399 |
0 |
0 |
0 |
T399 |
381746 |
0 |
0 |
0 |
T400 |
247490 |
0 |
0 |
0 |
T401 |
49240 |
0 |
0 |
0 |
T402 |
36070 |
0 |
0 |
0 |
T403 |
66128 |
0 |
0 |
0 |
T404 |
41264 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
125302271 |
124561015 |
0 |
0 |
T1 |
402417 |
401615 |
0 |
0 |
T2 |
54271 |
53681 |
0 |
0 |
T3 |
57698 |
57136 |
0 |
0 |
T29 |
142311 |
141814 |
0 |
0 |
T58 |
53621 |
53062 |
0 |
0 |
T68 |
190026 |
189190 |
0 |
0 |
T85 |
64972 |
64208 |
0 |
0 |
T86 |
46399 |
46052 |
0 |
0 |
T87 |
18670 |
17575 |
0 |
0 |
T88 |
51112 |
50669 |
0 |
0 |