Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts

Module : rv_timer
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.73 89.73

Source File(s) :
/workspace/default/sim-vcs/../src/lowrisc_ip_rv_timer_0.1/rtl/rv_timer.sv

Module self-instances :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
tb.dut.top_earlgrey.u_rv_timer 89.73 89.73



Module Instance : tb.dut.top_earlgrey.u_rv_timer

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.73 89.73


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.73 89.73


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
94.57 92.83 90.88 100.00 top_earlgrey


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Since this is the module's only instance, the coverage report is the same as for the module.
Toggle Coverage for Module : rv_timer
TotalCoveredPercent
Totals 30 22 73.33
Total Bits 292 262 89.73
Total Bits 0->1 146 131 89.73
Total Bits 1->0 146 131 89.73

Ports 30 22 73.33
Port Bits 292 262 89.73
Port Bits 0->1 146 131 89.73
Port Bits 1->0 146 131 89.73

Port Details
NameToggleToggle 1->0TestsToggle 0->1TestsDirection
clk_i Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
rst_ni Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.d_ready Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.data_intg[6:0] Yes Yes T283,T288,T126 Yes T283,T288,T126 INPUT
tl_i.a_user.cmd_intg[6:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[0] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_user.instr_type[2:1] No No No INPUT
tl_i.a_user.instr_type[3] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_user.rsvd[4:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_data[31:0] Yes Yes T283,T288,T126 Yes T283,T288,T126 INPUT
tl_i.a_mask[3:0] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[1:0] No No No INPUT
tl_i.a_address[8:2] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_address[19:9] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[20] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[29:21] Unreachable Unreachable Unreachable INPUT
tl_i.a_address[30] Yes Yes *T1,*T2,*T3 Yes T1,T2,T3 INPUT
tl_i.a_address[31] Unreachable Unreachable Unreachable INPUT
tl_i.a_source[5:0] Yes Yes *T77,*T78,*T79 Yes T77,T78,T79 INPUT
tl_i.a_source[7:6] Unreachable Unreachable Unreachable INPUT
tl_i.a_size[1:0] Yes Yes T26,T27,T28 Yes T26,T27,T28 INPUT
tl_i.a_param[2:0] Unreachable Unreachable Unreachable INPUT
tl_i.a_opcode[0] Yes Yes *T79,*T80,*T81 Yes T79,T80,T81 INPUT
tl_i.a_opcode[1] No No No INPUT
tl_i.a_opcode[2] Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
tl_i.a_valid Yes Yes T283,T288,T60 Yes T283,T288,T60 INPUT
tl_o.a_ready Yes Yes T283,T288,T60 Yes T283,T288,T60 OUTPUT
tl_o.d_error No No No OUTPUT
tl_o.d_user.data_intg[6:0] Yes Yes T283,T288,T80 Yes T283,T288,T80 OUTPUT
tl_o.d_user.rsp_intg[1:0] Yes Yes T283,T288,T126 Yes T283,T288,T60 OUTPUT
tl_o.d_user.rsp_intg[3:2] No No No OUTPUT
tl_o.d_user.rsp_intg[5:4] Yes Yes T126,T80,T325 Yes T283,T288,T60 OUTPUT
tl_o.d_user.rsp_intg[6] No No No OUTPUT
tl_o.d_data[31:0] Yes Yes T283,T288,T126 Yes T283,T288,T60 OUTPUT
tl_o.d_sink No No No OUTPUT
tl_o.d_source[1:0] Yes Yes *T80,*T146,*T283 Yes T80,T146,T283 OUTPUT
tl_o.d_source[5:2] No No No OUTPUT
tl_o.d_source[7:6] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_size[0] No No No OUTPUT
tl_o.d_size[1] Yes Yes T126,T80,T325 Yes T283,T288,T60 OUTPUT
tl_o.d_param[2:0] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_opcode[0] Yes Yes *T283,*T288,*T126 Yes T283,T288,T126 OUTPUT
tl_o.d_opcode[2:1] Unreachable Unreachable Unreachable OUTPUT
tl_o.d_valid Yes Yes T283,T288,T60 Yes T283,T288,T60 OUTPUT
alert_rx_i[0].ack_n Yes Yes T1,T2,T3 Yes T1,T2,T3 INPUT
alert_rx_i[0].ack_p Yes Yes T82,T309,T326 Yes T82,T309,T326 INPUT
alert_rx_i[0].ping_n Yes Yes T82,T84,T327 Yes T82,T84,T85 INPUT
alert_rx_i[0].ping_p Yes Yes T82,T84,T85 Yes T82,T84,T327 INPUT
alert_tx_o[0].alert_n Yes Yes T1,T2,T3 Yes T1,T2,T3 OUTPUT
alert_tx_o[0].alert_p Yes Yes T82,T309,T326 Yes T82,T309,T326 OUTPUT
intr_timer_expired_hart0_timer0_o Yes Yes T283,T284,T285 Yes T283,T284,T285 OUTPUT

*Tests covering at least one bit in the range
0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%