Line Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| TOTAL | | 22 | 22 | 100.00 |
| CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
| ALWAYS | 71 | 6 | 6 | 100.00 |
| CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
| ALWAYS | 115 | 9 | 9 | 100.00 |
| CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 65 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
| 73 |
1 |
1 |
| 74 |
1 |
1 |
| 75 |
1 |
1 |
| 76 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 85 |
1 |
1 |
| 109 |
1 |
1 |
| 115 |
1 |
1 |
| 116 |
1 |
1 |
| 117 |
1 |
1 |
| 118 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
| 125 |
1 |
1 |
| 134 |
1 |
1 |
| 135 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 150 |
1 |
1 |
| 155 |
1 |
1 |
| 156 |
1 |
1 |
| 200 |
1 |
1 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=2,ResetVal=0,BitMask=3,DstWrReq=0,TxnWidth=3 + DataWidth=11,ResetVal=0,BitMask=1793,DstWrReq=1,TxnWidth=3 + DataWidth=4,ResetVal=9,BitMask=15,DstWrReq=1,TxnWidth=3 + DataWidth=20,ResetVal,BitMask=1048575,DstWrReq=0,TxnWidth=3 + DataWidth=18,ResetVal=118010,BitMask=262143,DstWrReq=0,TxnWidth=3 + DataWidth=16,ResetVal,BitMask=65535,DstWrReq=0,TxnWidth=3 + DataWidth=12,ResetVal=0,BitMask=4095,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal,BitMask=255,DstWrReq=0,TxnWidth=3 + DataWidth=14,ResetVal=0,BitMask=16383,DstWrReq=0,TxnWidth=3 + DataWidth=17,ResetVal=2000,BitMask=131071,DstWrReq=0,TxnWidth=3 + DataWidth=7,ResetVal=0,BitMask=119,DstWrReq=0,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal,BitMask,DstWrReq=0,TxnWidth=3 + DataWidth=4,ResetVal=0,BitMask=15,DstWrReq=0,TxnWidth=3 + DataWidth=28,ResetVal=0,BitMask=268374015,DstWrReq=1,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=0,TxnWidth=3 + DataWidth=9,ResetVal=0,BitMask=511,DstWrReq=1,TxnWidth=3 + DataWidth=5,ResetVal=0,BitMask=31,DstWrReq=1,TxnWidth=3 + DataWidth=6,ResetVal=0,BitMask=63,DstWrReq=0,TxnWidth=3 + DataWidth=8,ResetVal=0,BitMask=255,DstWrReq=1,TxnWidth=3 + DataWidth=13,ResetVal=0,BitMask=8191,DstWrReq=0,TxnWidth=3 + DataWidth=32,ResetVal=0,BitMask=-1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 14 | 12 | 85.71 |
| Logical | 14 | 12 | 85.71 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T50,T47,T48 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T50,T47,T48 |
| 1 | 1 | Covered | T50,T47,T48 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T47,T48,T49 |
| 1 | 0 | Covered | T50,T47,T48 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T50,T47,T48 |
| 1 | 1 | Covered | T50,T47,T48 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T47,T48,T49 |
Cond Coverage for Module :
prim_reg_cdc ( parameter DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=0,TxnWidth=3 + DataWidth=1,ResetVal=0,BitMask=1,DstWrReq=1,TxnWidth=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
| Conditions | 13 | 12 | 92.31 |
| Logical | 13 | 12 | 92.31 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T47,T48,T49 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Covered | T47,T48,T49 |
| 1 | 1 | Covered | T47,T48,T49 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
| -1- | -2- | Status | Tests |
| 0 | - | Covered | T47,T48,T49 |
| 1 | - | Covered | T47,T48,T49 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Unreachable | |
| 1 | 0 | Covered | T47,T48,T49 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T47,T48,T49 |
| 1 | 1 | Covered | T47,T48,T49 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Unreachable | |
| 1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_reg_cdc
| Line No. | Total | Covered | Percent |
| Branches |
|
8 |
8 |
100.00 |
| IF |
71 |
4 |
4 |
100.00 |
| IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T50,T47,T48 |
| 0 |
0 |
1 |
Covered |
T50,T47,T48 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
| -1- | -2- | -3- | Status | Tests |
| 1 |
- |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
- |
Covered |
T50,T47,T48 |
| 0 |
0 |
1 |
Covered |
T50,T47,T48 |
| 0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_reg_cdc
Assertion Details
BusySrcReqChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
42517 |
0 |
0 |
| T21 |
150628 |
0 |
0 |
0 |
| T47 |
149569 |
1535 |
0 |
0 |
| T48 |
0 |
1808 |
0 |
0 |
| T49 |
19748 |
1546 |
0 |
0 |
| T50 |
0 |
284 |
0 |
0 |
| T51 |
0 |
294 |
0 |
0 |
| T52 |
396537 |
7592 |
0 |
0 |
| T53 |
0 |
4161 |
0 |
0 |
| T54 |
0 |
1473 |
0 |
0 |
| T55 |
0 |
3137 |
0 |
0 |
| T56 |
0 |
1384 |
0 |
0 |
| T57 |
0 |
4113 |
0 |
0 |
| T58 |
0 |
1484 |
0 |
0 |
| T63 |
0 |
1210 |
0 |
0 |
| T102 |
0 |
1779 |
0 |
0 |
| T103 |
0 |
1795 |
0 |
0 |
| T104 |
0 |
1497 |
0 |
0 |
| T105 |
19911 |
0 |
0 |
0 |
| T106 |
112166 |
0 |
0 |
0 |
| T107 |
48761 |
0 |
0 |
0 |
| T108 |
277184 |
0 |
0 |
0 |
| T109 |
139675 |
0 |
0 |
0 |
| T110 |
55820 |
0 |
0 |
0 |
| T111 |
98334 |
0 |
0 |
0 |
| T112 |
57344 |
0 |
0 |
0 |
| T188 |
91992 |
0 |
0 |
0 |
| T281 |
24519 |
0 |
0 |
0 |
| T400 |
100900 |
0 |
0 |
0 |
| T401 |
66399 |
0 |
0 |
0 |
| T402 |
16815 |
0 |
0 |
0 |
| T408 |
108163 |
0 |
0 |
0 |
| T419 |
0 |
1881 |
0 |
0 |
| T420 |
0 |
369 |
0 |
0 |
| T421 |
59174 |
0 |
0 |
0 |
| T422 |
59443 |
0 |
0 |
0 |
| T423 |
271118 |
0 |
0 |
0 |
DstReqKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
32699600 |
28557375 |
0 |
0 |
| T1 |
118750 |
99150 |
0 |
0 |
| T2 |
109700 |
90100 |
0 |
0 |
| T3 |
27000 |
22925 |
0 |
0 |
| T29 |
17400 |
13350 |
0 |
0 |
| T36 |
14400 |
10350 |
0 |
0 |
| T46 |
15575 |
11525 |
0 |
0 |
| T59 |
13425 |
9325 |
0 |
0 |
| T64 |
19200 |
15125 |
0 |
0 |
| T65 |
10350 |
6250 |
0 |
0 |
| T82 |
11075 |
6975 |
0 |
0 |
SrcAckBusyChk_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
117 |
0 |
0 |
| T21 |
150628 |
0 |
0 |
0 |
| T47 |
149569 |
5 |
0 |
0 |
| T48 |
0 |
5 |
0 |
0 |
| T49 |
19748 |
3 |
0 |
0 |
| T50 |
0 |
1 |
0 |
0 |
| T51 |
0 |
1 |
0 |
0 |
| T52 |
396537 |
25 |
0 |
0 |
| T53 |
0 |
10 |
0 |
0 |
| T54 |
0 |
3 |
0 |
0 |
| T55 |
0 |
9 |
0 |
0 |
| T56 |
0 |
3 |
0 |
0 |
| T57 |
0 |
10 |
0 |
0 |
| T58 |
0 |
3 |
0 |
0 |
| T63 |
0 |
3 |
0 |
0 |
| T102 |
0 |
5 |
0 |
0 |
| T103 |
0 |
5 |
0 |
0 |
| T104 |
0 |
5 |
0 |
0 |
| T105 |
19911 |
0 |
0 |
0 |
| T106 |
112166 |
0 |
0 |
0 |
| T107 |
48761 |
0 |
0 |
0 |
| T108 |
277184 |
0 |
0 |
0 |
| T109 |
139675 |
0 |
0 |
0 |
| T110 |
55820 |
0 |
0 |
0 |
| T111 |
98334 |
0 |
0 |
0 |
| T112 |
57344 |
0 |
0 |
0 |
| T188 |
91992 |
0 |
0 |
0 |
| T281 |
24519 |
0 |
0 |
0 |
| T400 |
100900 |
0 |
0 |
0 |
| T401 |
66399 |
0 |
0 |
0 |
| T402 |
16815 |
0 |
0 |
0 |
| T408 |
108163 |
0 |
0 |
0 |
| T419 |
0 |
10 |
0 |
0 |
| T420 |
0 |
1 |
0 |
0 |
| T421 |
59174 |
0 |
0 |
0 |
| T422 |
59443 |
0 |
0 |
0 |
| T423 |
271118 |
0 |
0 |
0 |
SrcBusyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
2147483647 |
2147483647 |
0 |
0 |
| T1 |
5242350 |
5168425 |
0 |
0 |
| T2 |
5253900 |
5167975 |
0 |
0 |
| T3 |
929525 |
916000 |
0 |
0 |
| T29 |
1449400 |
1431250 |
0 |
0 |
| T36 |
873975 |
865125 |
0 |
0 |
| T46 |
1208825 |
1196350 |
0 |
0 |
| T59 |
1045350 |
1023800 |
0 |
0 |
| T64 |
1439525 |
1423950 |
0 |
0 |
| T65 |
579600 |
567000 |
0 |
0 |
| T82 |
722700 |
708450 |
0 |
0 |