Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T49,T55,T52 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T49,T55,T52 |
1 | 1 | Covered | T49,T55,T52 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T49,T55,T52 |
1 | - | Covered | T49,T55,T56 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T49,T55,T52 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T49,T55,T52 |
1 | 1 | Covered | T49,T55,T52 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T49,T55,T52 |
0 |
0 |
1 |
Covered |
T49,T55,T52 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T49,T55,T52 |
0 |
0 |
1 |
Covered |
T49,T55,T52 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
2672 |
0 |
0 |
T49 |
19748 |
732 |
0 |
0 |
T52 |
0 |
271 |
0 |
0 |
T55 |
0 |
730 |
0 |
0 |
T56 |
0 |
939 |
0 |
0 |
T188 |
91992 |
0 |
0 |
0 |
T281 |
24519 |
0 |
0 |
0 |
T400 |
100900 |
0 |
0 |
0 |
T401 |
66399 |
0 |
0 |
0 |
T402 |
16815 |
0 |
0 |
0 |
T408 |
108163 |
0 |
0 |
0 |
T421 |
59174 |
0 |
0 |
0 |
T422 |
59443 |
0 |
0 |
0 |
T423 |
271118 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307984 |
1142295 |
0 |
0 |
T1 |
4750 |
3966 |
0 |
0 |
T2 |
4388 |
3604 |
0 |
0 |
T3 |
1080 |
917 |
0 |
0 |
T29 |
696 |
534 |
0 |
0 |
T36 |
576 |
414 |
0 |
0 |
T46 |
623 |
461 |
0 |
0 |
T59 |
537 |
373 |
0 |
0 |
T64 |
768 |
605 |
0 |
0 |
T65 |
414 |
250 |
0 |
0 |
T82 |
443 |
279 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
7 |
0 |
0 |
T49 |
19748 |
2 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T56 |
0 |
2 |
0 |
0 |
T188 |
91992 |
0 |
0 |
0 |
T281 |
24519 |
0 |
0 |
0 |
T400 |
100900 |
0 |
0 |
0 |
T401 |
66399 |
0 |
0 |
0 |
T402 |
16815 |
0 |
0 |
0 |
T408 |
108163 |
0 |
0 |
0 |
T421 |
59174 |
0 |
0 |
0 |
T422 |
59443 |
0 |
0 |
0 |
T423 |
271118 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
102429232 |
0 |
0 |
T1 |
209694 |
206737 |
0 |
0 |
T2 |
210156 |
206719 |
0 |
0 |
T3 |
37181 |
36640 |
0 |
0 |
T29 |
57976 |
57250 |
0 |
0 |
T36 |
34959 |
34605 |
0 |
0 |
T46 |
48353 |
47854 |
0 |
0 |
T59 |
41814 |
40952 |
0 |
0 |
T64 |
57581 |
56958 |
0 |
0 |
T65 |
23184 |
22680 |
0 |
0 |
T82 |
28908 |
28338 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T52 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T52 |
1 | 1 | Covered | T52 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T52 |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T52 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T52 |
1 | 1 | Covered | T52 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T52 |
0 |
0 |
1 |
Covered |
T52 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T52 |
0 |
0 |
1 |
Covered |
T52 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
327 |
0 |
0 |
T52 |
396537 |
327 |
0 |
0 |
T406 |
548451 |
0 |
0 |
0 |
T424 |
38954 |
0 |
0 |
0 |
T425 |
46505 |
0 |
0 |
0 |
T426 |
20814 |
0 |
0 |
0 |
T427 |
22554 |
0 |
0 |
0 |
T428 |
60645 |
0 |
0 |
0 |
T429 |
185287 |
0 |
0 |
0 |
T430 |
16671 |
0 |
0 |
0 |
T431 |
19987 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307984 |
1142295 |
0 |
0 |
T1 |
4750 |
3966 |
0 |
0 |
T2 |
4388 |
3604 |
0 |
0 |
T3 |
1080 |
917 |
0 |
0 |
T29 |
696 |
534 |
0 |
0 |
T36 |
576 |
414 |
0 |
0 |
T46 |
623 |
461 |
0 |
0 |
T59 |
537 |
373 |
0 |
0 |
T64 |
768 |
605 |
0 |
0 |
T65 |
414 |
250 |
0 |
0 |
T82 |
443 |
279 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
1 |
0 |
0 |
T52 |
396537 |
1 |
0 |
0 |
T406 |
548451 |
0 |
0 |
0 |
T424 |
38954 |
0 |
0 |
0 |
T425 |
46505 |
0 |
0 |
0 |
T426 |
20814 |
0 |
0 |
0 |
T427 |
22554 |
0 |
0 |
0 |
T428 |
60645 |
0 |
0 |
0 |
T429 |
185287 |
0 |
0 |
0 |
T430 |
16671 |
0 |
0 |
0 |
T431 |
19987 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
102429232 |
0 |
0 |
T1 |
209694 |
206737 |
0 |
0 |
T2 |
210156 |
206719 |
0 |
0 |
T3 |
37181 |
36640 |
0 |
0 |
T29 |
57976 |
57250 |
0 |
0 |
T36 |
34959 |
34605 |
0 |
0 |
T46 |
48353 |
47854 |
0 |
0 |
T59 |
41814 |
40952 |
0 |
0 |
T64 |
57581 |
56958 |
0 |
0 |
T65 |
23184 |
22680 |
0 |
0 |
T82 |
28908 |
28338 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T52 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T52 |
1 | 1 | Covered | T52 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T52 |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T52 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T52 |
1 | 1 | Covered | T52 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T52 |
0 |
0 |
1 |
Covered |
T52 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T52 |
0 |
0 |
1 |
Covered |
T52 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
336 |
0 |
0 |
T52 |
396537 |
336 |
0 |
0 |
T406 |
548451 |
0 |
0 |
0 |
T424 |
38954 |
0 |
0 |
0 |
T425 |
46505 |
0 |
0 |
0 |
T426 |
20814 |
0 |
0 |
0 |
T427 |
22554 |
0 |
0 |
0 |
T428 |
60645 |
0 |
0 |
0 |
T429 |
185287 |
0 |
0 |
0 |
T430 |
16671 |
0 |
0 |
0 |
T431 |
19987 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307984 |
1142295 |
0 |
0 |
T1 |
4750 |
3966 |
0 |
0 |
T2 |
4388 |
3604 |
0 |
0 |
T3 |
1080 |
917 |
0 |
0 |
T29 |
696 |
534 |
0 |
0 |
T36 |
576 |
414 |
0 |
0 |
T46 |
623 |
461 |
0 |
0 |
T59 |
537 |
373 |
0 |
0 |
T64 |
768 |
605 |
0 |
0 |
T65 |
414 |
250 |
0 |
0 |
T82 |
443 |
279 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
1 |
0 |
0 |
T52 |
396537 |
1 |
0 |
0 |
T406 |
548451 |
0 |
0 |
0 |
T424 |
38954 |
0 |
0 |
0 |
T425 |
46505 |
0 |
0 |
0 |
T426 |
20814 |
0 |
0 |
0 |
T427 |
22554 |
0 |
0 |
0 |
T428 |
60645 |
0 |
0 |
0 |
T429 |
185287 |
0 |
0 |
0 |
T430 |
16671 |
0 |
0 |
0 |
T431 |
19987 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
102429232 |
0 |
0 |
T1 |
209694 |
206737 |
0 |
0 |
T2 |
210156 |
206719 |
0 |
0 |
T3 |
37181 |
36640 |
0 |
0 |
T29 |
57976 |
57250 |
0 |
0 |
T36 |
34959 |
34605 |
0 |
0 |
T46 |
48353 |
47854 |
0 |
0 |
T59 |
41814 |
40952 |
0 |
0 |
T64 |
57581 |
56958 |
0 |
0 |
T65 |
23184 |
22680 |
0 |
0 |
T82 |
28908 |
28338 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T52 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T52 |
1 | 1 | Covered | T52 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T52 |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T52 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T52 |
1 | 1 | Covered | T52 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T52 |
0 |
0 |
1 |
Covered |
T52 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T52 |
0 |
0 |
1 |
Covered |
T52 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
299 |
0 |
0 |
T52 |
396537 |
299 |
0 |
0 |
T406 |
548451 |
0 |
0 |
0 |
T424 |
38954 |
0 |
0 |
0 |
T425 |
46505 |
0 |
0 |
0 |
T426 |
20814 |
0 |
0 |
0 |
T427 |
22554 |
0 |
0 |
0 |
T428 |
60645 |
0 |
0 |
0 |
T429 |
185287 |
0 |
0 |
0 |
T430 |
16671 |
0 |
0 |
0 |
T431 |
19987 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307984 |
1142295 |
0 |
0 |
T1 |
4750 |
3966 |
0 |
0 |
T2 |
4388 |
3604 |
0 |
0 |
T3 |
1080 |
917 |
0 |
0 |
T29 |
696 |
534 |
0 |
0 |
T36 |
576 |
414 |
0 |
0 |
T46 |
623 |
461 |
0 |
0 |
T59 |
537 |
373 |
0 |
0 |
T64 |
768 |
605 |
0 |
0 |
T65 |
414 |
250 |
0 |
0 |
T82 |
443 |
279 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
1 |
0 |
0 |
T52 |
396537 |
1 |
0 |
0 |
T406 |
548451 |
0 |
0 |
0 |
T424 |
38954 |
0 |
0 |
0 |
T425 |
46505 |
0 |
0 |
0 |
T426 |
20814 |
0 |
0 |
0 |
T427 |
22554 |
0 |
0 |
0 |
T428 |
60645 |
0 |
0 |
0 |
T429 |
185287 |
0 |
0 |
0 |
T430 |
16671 |
0 |
0 |
0 |
T431 |
19987 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
102429232 |
0 |
0 |
T1 |
209694 |
206737 |
0 |
0 |
T2 |
210156 |
206719 |
0 |
0 |
T3 |
37181 |
36640 |
0 |
0 |
T29 |
57976 |
57250 |
0 |
0 |
T36 |
34959 |
34605 |
0 |
0 |
T46 |
48353 |
47854 |
0 |
0 |
T59 |
41814 |
40952 |
0 |
0 |
T64 |
57581 |
56958 |
0 |
0 |
T65 |
23184 |
22680 |
0 |
0 |
T82 |
28908 |
28338 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T52,T54 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T52,T54 |
1 | 1 | Covered | T52,T54 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T52,T54 |
1 | - | Covered | T54 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T52,T54 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T52,T54 |
1 | 1 | Covered | T52,T54 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T52,T54 |
0 |
0 |
1 |
Covered |
T52,T54 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T52,T54 |
0 |
0 |
1 |
Covered |
T52,T54 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
1299 |
0 |
0 |
T52 |
396537 |
291 |
0 |
0 |
T54 |
0 |
1008 |
0 |
0 |
T406 |
548451 |
0 |
0 |
0 |
T424 |
38954 |
0 |
0 |
0 |
T425 |
46505 |
0 |
0 |
0 |
T426 |
20814 |
0 |
0 |
0 |
T427 |
22554 |
0 |
0 |
0 |
T428 |
60645 |
0 |
0 |
0 |
T429 |
185287 |
0 |
0 |
0 |
T430 |
16671 |
0 |
0 |
0 |
T431 |
19987 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307984 |
1142295 |
0 |
0 |
T1 |
4750 |
3966 |
0 |
0 |
T2 |
4388 |
3604 |
0 |
0 |
T3 |
1080 |
917 |
0 |
0 |
T29 |
696 |
534 |
0 |
0 |
T36 |
576 |
414 |
0 |
0 |
T46 |
623 |
461 |
0 |
0 |
T59 |
537 |
373 |
0 |
0 |
T64 |
768 |
605 |
0 |
0 |
T65 |
414 |
250 |
0 |
0 |
T82 |
443 |
279 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
3 |
0 |
0 |
T52 |
396537 |
1 |
0 |
0 |
T54 |
0 |
2 |
0 |
0 |
T406 |
548451 |
0 |
0 |
0 |
T424 |
38954 |
0 |
0 |
0 |
T425 |
46505 |
0 |
0 |
0 |
T426 |
20814 |
0 |
0 |
0 |
T427 |
22554 |
0 |
0 |
0 |
T428 |
60645 |
0 |
0 |
0 |
T429 |
185287 |
0 |
0 |
0 |
T430 |
16671 |
0 |
0 |
0 |
T431 |
19987 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
102429232 |
0 |
0 |
T1 |
209694 |
206737 |
0 |
0 |
T2 |
210156 |
206719 |
0 |
0 |
T3 |
37181 |
36640 |
0 |
0 |
T29 |
57976 |
57250 |
0 |
0 |
T36 |
34959 |
34605 |
0 |
0 |
T46 |
48353 |
47854 |
0 |
0 |
T59 |
41814 |
40952 |
0 |
0 |
T64 |
57581 |
56958 |
0 |
0 |
T65 |
23184 |
22680 |
0 |
0 |
T82 |
28908 |
28338 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T47,T48,T53 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T47,T48,T53 |
1 | 1 | Covered | T47,T48,T53 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T47,T48,T53 |
1 | - | Covered | T47,T48,T53 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T47,T48,T53 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T47,T48,T53 |
1 | 1 | Covered | T47,T48,T53 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T47,T48,T53 |
0 |
0 |
1 |
Covered |
T47,T48,T53 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T47,T48,T53 |
0 |
0 |
1 |
Covered |
T47,T48,T53 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
10193 |
0 |
0 |
T21 |
150628 |
0 |
0 |
0 |
T47 |
149569 |
652 |
0 |
0 |
T48 |
0 |
725 |
0 |
0 |
T52 |
0 |
329 |
0 |
0 |
T53 |
0 |
1661 |
0 |
0 |
T57 |
0 |
1652 |
0 |
0 |
T63 |
0 |
875 |
0 |
0 |
T102 |
0 |
744 |
0 |
0 |
T103 |
0 |
748 |
0 |
0 |
T104 |
0 |
639 |
0 |
0 |
T105 |
19911 |
0 |
0 |
0 |
T106 |
112166 |
0 |
0 |
0 |
T107 |
48761 |
0 |
0 |
0 |
T108 |
277184 |
0 |
0 |
0 |
T109 |
139675 |
0 |
0 |
0 |
T110 |
55820 |
0 |
0 |
0 |
T111 |
98334 |
0 |
0 |
0 |
T112 |
57344 |
0 |
0 |
0 |
T419 |
0 |
1314 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307984 |
1142295 |
0 |
0 |
T1 |
4750 |
3966 |
0 |
0 |
T2 |
4388 |
3604 |
0 |
0 |
T3 |
1080 |
917 |
0 |
0 |
T29 |
696 |
534 |
0 |
0 |
T36 |
576 |
414 |
0 |
0 |
T46 |
623 |
461 |
0 |
0 |
T59 |
537 |
373 |
0 |
0 |
T64 |
768 |
605 |
0 |
0 |
T65 |
414 |
250 |
0 |
0 |
T82 |
443 |
279 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
27 |
0 |
0 |
T21 |
150628 |
0 |
0 |
0 |
T47 |
149569 |
2 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
4 |
0 |
0 |
T57 |
0 |
4 |
0 |
0 |
T63 |
0 |
2 |
0 |
0 |
T102 |
0 |
2 |
0 |
0 |
T103 |
0 |
2 |
0 |
0 |
T104 |
0 |
2 |
0 |
0 |
T105 |
19911 |
0 |
0 |
0 |
T106 |
112166 |
0 |
0 |
0 |
T107 |
48761 |
0 |
0 |
0 |
T108 |
277184 |
0 |
0 |
0 |
T109 |
139675 |
0 |
0 |
0 |
T110 |
55820 |
0 |
0 |
0 |
T111 |
98334 |
0 |
0 |
0 |
T112 |
57344 |
0 |
0 |
0 |
T419 |
0 |
4 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
102429232 |
0 |
0 |
T1 |
209694 |
206737 |
0 |
0 |
T2 |
210156 |
206719 |
0 |
0 |
T3 |
37181 |
36640 |
0 |
0 |
T29 |
57976 |
57250 |
0 |
0 |
T36 |
34959 |
34605 |
0 |
0 |
T46 |
48353 |
47854 |
0 |
0 |
T59 |
41814 |
40952 |
0 |
0 |
T64 |
57581 |
56958 |
0 |
0 |
T65 |
23184 |
22680 |
0 |
0 |
T82 |
28908 |
28338 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 20 | 90.91 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 0 | 0.00 |
CONT_ASSIGN | 156 | 1 | 0 | 0.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
0 |
1 |
156 |
0 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
| Total | Covered | Percent |
Conditions | 13 | 11 | 84.62 |
Logical | 13 | 11 | 84.62 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T52 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T52 |
1 | 1 | Covered | T52 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T52 |
1 | - | Not Covered | |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T52 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T52 |
1 | 1 | Covered | T52 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T52 |
0 |
0 |
1 |
Covered |
T52 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T52 |
0 |
0 |
1 |
Covered |
T52 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
261 |
0 |
0 |
T52 |
396537 |
261 |
0 |
0 |
T406 |
548451 |
0 |
0 |
0 |
T424 |
38954 |
0 |
0 |
0 |
T425 |
46505 |
0 |
0 |
0 |
T426 |
20814 |
0 |
0 |
0 |
T427 |
22554 |
0 |
0 |
0 |
T428 |
60645 |
0 |
0 |
0 |
T429 |
185287 |
0 |
0 |
0 |
T430 |
16671 |
0 |
0 |
0 |
T431 |
19987 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307984 |
1142295 |
0 |
0 |
T1 |
4750 |
3966 |
0 |
0 |
T2 |
4388 |
3604 |
0 |
0 |
T3 |
1080 |
917 |
0 |
0 |
T29 |
696 |
534 |
0 |
0 |
T36 |
576 |
414 |
0 |
0 |
T46 |
623 |
461 |
0 |
0 |
T59 |
537 |
373 |
0 |
0 |
T64 |
768 |
605 |
0 |
0 |
T65 |
414 |
250 |
0 |
0 |
T82 |
443 |
279 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
1 |
0 |
0 |
T52 |
396537 |
1 |
0 |
0 |
T406 |
548451 |
0 |
0 |
0 |
T424 |
38954 |
0 |
0 |
0 |
T425 |
46505 |
0 |
0 |
0 |
T426 |
20814 |
0 |
0 |
0 |
T427 |
22554 |
0 |
0 |
0 |
T428 |
60645 |
0 |
0 |
0 |
T429 |
185287 |
0 |
0 |
0 |
T430 |
16671 |
0 |
0 |
0 |
T431 |
19987 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
102429232 |
0 |
0 |
T1 |
209694 |
206737 |
0 |
0 |
T2 |
210156 |
206719 |
0 |
0 |
T3 |
37181 |
36640 |
0 |
0 |
T29 |
57976 |
57250 |
0 |
0 |
T36 |
34959 |
34605 |
0 |
0 |
T46 |
48353 |
47854 |
0 |
0 |
T59 |
41814 |
40952 |
0 |
0 |
T64 |
57581 |
56958 |
0 |
0 |
T65 |
23184 |
22680 |
0 |
0 |
T82 |
28908 |
28338 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
| Total | Covered | Percent |
Conditions | 13 | 12 | 92.31 |
Logical | 13 | 12 | 92.31 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T58,T52 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T58,T52 |
1 | 1 | Covered | T58,T52 |
LINE 123
EXPRESSION (src_wd_i & BitMask)
----1--- ---2---
-1- | -2- | Status | Tests |
0 | - | Covered | T58,T52 |
1 | - | Covered | T58 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T58,T52 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T58,T52 |
1 | 1 | Covered | T58,T52 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T58,T52 |
0 |
0 |
1 |
Covered |
T58,T52 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T58,T52 |
0 |
0 |
1 |
Covered |
T58,T52 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_en_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
1408 |
0 |
0 |
T52 |
0 |
334 |
0 |
0 |
T58 |
22495 |
1074 |
0 |
0 |
T113 |
144743 |
0 |
0 |
0 |
T232 |
20104 |
0 |
0 |
0 |
T245 |
83211 |
0 |
0 |
0 |
T432 |
38919 |
0 |
0 |
0 |
T433 |
56166 |
0 |
0 |
0 |
T434 |
48550 |
0 |
0 |
0 |
T435 |
314380 |
0 |
0 |
0 |
T436 |
43415 |
0 |
0 |
0 |
T437 |
54731 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307984 |
1142295 |
0 |
0 |
T1 |
4750 |
3966 |
0 |
0 |
T2 |
4388 |
3604 |
0 |
0 |
T3 |
1080 |
917 |
0 |
0 |
T29 |
696 |
534 |
0 |
0 |
T36 |
576 |
414 |
0 |
0 |
T46 |
623 |
461 |
0 |
0 |
T59 |
537 |
373 |
0 |
0 |
T64 |
768 |
605 |
0 |
0 |
T65 |
414 |
250 |
0 |
0 |
T82 |
443 |
279 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
3 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
22495 |
2 |
0 |
0 |
T113 |
144743 |
0 |
0 |
0 |
T232 |
20104 |
0 |
0 |
0 |
T245 |
83211 |
0 |
0 |
0 |
T432 |
38919 |
0 |
0 |
0 |
T433 |
56166 |
0 |
0 |
0 |
T434 |
48550 |
0 |
0 |
0 |
T435 |
314380 |
0 |
0 |
0 |
T436 |
43415 |
0 |
0 |
0 |
T437 |
54731 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
102429232 |
0 |
0 |
T1 |
209694 |
206737 |
0 |
0 |
T2 |
210156 |
206719 |
0 |
0 |
T3 |
37181 |
36640 |
0 |
0 |
T29 |
57976 |
57250 |
0 |
0 |
T36 |
34959 |
34605 |
0 |
0 |
T46 |
48353 |
47854 |
0 |
0 |
T59 |
41814 |
40952 |
0 |
0 |
T64 |
57581 |
56958 |
0 |
0 |
T65 |
23184 |
22680 |
0 |
0 |
T82 |
28908 |
28338 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T49,T55,T52 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T49,T55,T52 |
1 | 1 | Covered | T49,T55,T52 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T49,T55,T52 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T49,T55,T52 |
1 | 1 | Covered | T49,T55,T52 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T49,T55,T52 |
0 |
0 |
1 |
Covered |
T49,T55,T52 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T49,T55,T52 |
0 |
0 |
1 |
Covered |
T49,T55,T52 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
1615 |
0 |
0 |
T49 |
19748 |
480 |
0 |
0 |
T52 |
0 |
336 |
0 |
0 |
T55 |
0 |
354 |
0 |
0 |
T56 |
0 |
445 |
0 |
0 |
T188 |
91992 |
0 |
0 |
0 |
T281 |
24519 |
0 |
0 |
0 |
T400 |
100900 |
0 |
0 |
0 |
T401 |
66399 |
0 |
0 |
0 |
T402 |
16815 |
0 |
0 |
0 |
T408 |
108163 |
0 |
0 |
0 |
T421 |
59174 |
0 |
0 |
0 |
T422 |
59443 |
0 |
0 |
0 |
T423 |
271118 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307984 |
1142295 |
0 |
0 |
T1 |
4750 |
3966 |
0 |
0 |
T2 |
4388 |
3604 |
0 |
0 |
T3 |
1080 |
917 |
0 |
0 |
T29 |
696 |
534 |
0 |
0 |
T36 |
576 |
414 |
0 |
0 |
T46 |
623 |
461 |
0 |
0 |
T59 |
537 |
373 |
0 |
0 |
T64 |
768 |
605 |
0 |
0 |
T65 |
414 |
250 |
0 |
0 |
T82 |
443 |
279 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
4 |
0 |
0 |
T49 |
19748 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T55 |
0 |
1 |
0 |
0 |
T56 |
0 |
1 |
0 |
0 |
T188 |
91992 |
0 |
0 |
0 |
T281 |
24519 |
0 |
0 |
0 |
T400 |
100900 |
0 |
0 |
0 |
T401 |
66399 |
0 |
0 |
0 |
T402 |
16815 |
0 |
0 |
0 |
T408 |
108163 |
0 |
0 |
0 |
T421 |
59174 |
0 |
0 |
0 |
T422 |
59443 |
0 |
0 |
0 |
T423 |
271118 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
102429232 |
0 |
0 |
T1 |
209694 |
206737 |
0 |
0 |
T2 |
210156 |
206719 |
0 |
0 |
T3 |
37181 |
36640 |
0 |
0 |
T29 |
57976 |
57250 |
0 |
0 |
T36 |
34959 |
34605 |
0 |
0 |
T46 |
48353 |
47854 |
0 |
0 |
T59 |
41814 |
40952 |
0 |
0 |
T64 |
57581 |
56958 |
0 |
0 |
T65 |
23184 |
22680 |
0 |
0 |
T82 |
28908 |
28338 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T52 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T52 |
1 | 1 | Covered | T52 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T52 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T52 |
1 | 1 | Covered | T52 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T52 |
0 |
0 |
1 |
Covered |
T52 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T52 |
0 |
0 |
1 |
Covered |
T52 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
331 |
0 |
0 |
T52 |
396537 |
331 |
0 |
0 |
T406 |
548451 |
0 |
0 |
0 |
T424 |
38954 |
0 |
0 |
0 |
T425 |
46505 |
0 |
0 |
0 |
T426 |
20814 |
0 |
0 |
0 |
T427 |
22554 |
0 |
0 |
0 |
T428 |
60645 |
0 |
0 |
0 |
T429 |
185287 |
0 |
0 |
0 |
T430 |
16671 |
0 |
0 |
0 |
T431 |
19987 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307984 |
1142295 |
0 |
0 |
T1 |
4750 |
3966 |
0 |
0 |
T2 |
4388 |
3604 |
0 |
0 |
T3 |
1080 |
917 |
0 |
0 |
T29 |
696 |
534 |
0 |
0 |
T36 |
576 |
414 |
0 |
0 |
T46 |
623 |
461 |
0 |
0 |
T59 |
537 |
373 |
0 |
0 |
T64 |
768 |
605 |
0 |
0 |
T65 |
414 |
250 |
0 |
0 |
T82 |
443 |
279 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
1 |
0 |
0 |
T52 |
396537 |
1 |
0 |
0 |
T406 |
548451 |
0 |
0 |
0 |
T424 |
38954 |
0 |
0 |
0 |
T425 |
46505 |
0 |
0 |
0 |
T426 |
20814 |
0 |
0 |
0 |
T427 |
22554 |
0 |
0 |
0 |
T428 |
60645 |
0 |
0 |
0 |
T429 |
185287 |
0 |
0 |
0 |
T430 |
16671 |
0 |
0 |
0 |
T431 |
19987 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
102429232 |
0 |
0 |
T1 |
209694 |
206737 |
0 |
0 |
T2 |
210156 |
206719 |
0 |
0 |
T3 |
37181 |
36640 |
0 |
0 |
T29 |
57976 |
57250 |
0 |
0 |
T36 |
34959 |
34605 |
0 |
0 |
T46 |
48353 |
47854 |
0 |
0 |
T59 |
41814 |
40952 |
0 |
0 |
T64 |
57581 |
56958 |
0 |
0 |
T65 |
23184 |
22680 |
0 |
0 |
T82 |
28908 |
28338 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T52 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T52 |
1 | 1 | Covered | T52 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T52 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T52 |
1 | 1 | Covered | T52 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T52 |
0 |
0 |
1 |
Covered |
T52 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T52 |
0 |
0 |
1 |
Covered |
T52 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_2_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
309 |
0 |
0 |
T52 |
396537 |
309 |
0 |
0 |
T406 |
548451 |
0 |
0 |
0 |
T424 |
38954 |
0 |
0 |
0 |
T425 |
46505 |
0 |
0 |
0 |
T426 |
20814 |
0 |
0 |
0 |
T427 |
22554 |
0 |
0 |
0 |
T428 |
60645 |
0 |
0 |
0 |
T429 |
185287 |
0 |
0 |
0 |
T430 |
16671 |
0 |
0 |
0 |
T431 |
19987 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307984 |
1142295 |
0 |
0 |
T1 |
4750 |
3966 |
0 |
0 |
T2 |
4388 |
3604 |
0 |
0 |
T3 |
1080 |
917 |
0 |
0 |
T29 |
696 |
534 |
0 |
0 |
T36 |
576 |
414 |
0 |
0 |
T46 |
623 |
461 |
0 |
0 |
T59 |
537 |
373 |
0 |
0 |
T64 |
768 |
605 |
0 |
0 |
T65 |
414 |
250 |
0 |
0 |
T82 |
443 |
279 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
1 |
0 |
0 |
T52 |
396537 |
1 |
0 |
0 |
T406 |
548451 |
0 |
0 |
0 |
T424 |
38954 |
0 |
0 |
0 |
T425 |
46505 |
0 |
0 |
0 |
T426 |
20814 |
0 |
0 |
0 |
T427 |
22554 |
0 |
0 |
0 |
T428 |
60645 |
0 |
0 |
0 |
T429 |
185287 |
0 |
0 |
0 |
T430 |
16671 |
0 |
0 |
0 |
T431 |
19987 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
102429232 |
0 |
0 |
T1 |
209694 |
206737 |
0 |
0 |
T2 |
210156 |
206719 |
0 |
0 |
T3 |
37181 |
36640 |
0 |
0 |
T29 |
57976 |
57250 |
0 |
0 |
T36 |
34959 |
34605 |
0 |
0 |
T46 |
48353 |
47854 |
0 |
0 |
T59 |
41814 |
40952 |
0 |
0 |
T64 |
57581 |
56958 |
0 |
0 |
T65 |
23184 |
22680 |
0 |
0 |
T82 |
28908 |
28338 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T52 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T52 |
1 | 1 | Covered | T52 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T52 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T52 |
1 | 1 | Covered | T52 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T52 |
0 |
0 |
1 |
Covered |
T52 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T52 |
0 |
0 |
1 |
Covered |
T52 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_3_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
279 |
0 |
0 |
T52 |
396537 |
279 |
0 |
0 |
T406 |
548451 |
0 |
0 |
0 |
T424 |
38954 |
0 |
0 |
0 |
T425 |
46505 |
0 |
0 |
0 |
T426 |
20814 |
0 |
0 |
0 |
T427 |
22554 |
0 |
0 |
0 |
T428 |
60645 |
0 |
0 |
0 |
T429 |
185287 |
0 |
0 |
0 |
T430 |
16671 |
0 |
0 |
0 |
T431 |
19987 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307984 |
1142295 |
0 |
0 |
T1 |
4750 |
3966 |
0 |
0 |
T2 |
4388 |
3604 |
0 |
0 |
T3 |
1080 |
917 |
0 |
0 |
T29 |
696 |
534 |
0 |
0 |
T36 |
576 |
414 |
0 |
0 |
T46 |
623 |
461 |
0 |
0 |
T59 |
537 |
373 |
0 |
0 |
T64 |
768 |
605 |
0 |
0 |
T65 |
414 |
250 |
0 |
0 |
T82 |
443 |
279 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
1 |
0 |
0 |
T52 |
396537 |
1 |
0 |
0 |
T406 |
548451 |
0 |
0 |
0 |
T424 |
38954 |
0 |
0 |
0 |
T425 |
46505 |
0 |
0 |
0 |
T426 |
20814 |
0 |
0 |
0 |
T427 |
22554 |
0 |
0 |
0 |
T428 |
60645 |
0 |
0 |
0 |
T429 |
185287 |
0 |
0 |
0 |
T430 |
16671 |
0 |
0 |
0 |
T431 |
19987 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
102429232 |
0 |
0 |
T1 |
209694 |
206737 |
0 |
0 |
T2 |
210156 |
206719 |
0 |
0 |
T3 |
37181 |
36640 |
0 |
0 |
T29 |
57976 |
57250 |
0 |
0 |
T36 |
34959 |
34605 |
0 |
0 |
T46 |
48353 |
47854 |
0 |
0 |
T59 |
41814 |
40952 |
0 |
0 |
T64 |
57581 |
56958 |
0 |
0 |
T65 |
23184 |
22680 |
0 |
0 |
T82 |
28908 |
28338 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T52,T54 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T52,T54 |
1 | 1 | Covered | T52,T54 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T52,T54 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T52,T54 |
1 | 1 | Covered | T52,T54 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T52,T54 |
0 |
0 |
1 |
Covered |
T52,T54 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T52,T54 |
0 |
0 |
1 |
Covered |
T52,T54 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_4_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
730 |
0 |
0 |
T52 |
396537 |
265 |
0 |
0 |
T54 |
0 |
465 |
0 |
0 |
T406 |
548451 |
0 |
0 |
0 |
T424 |
38954 |
0 |
0 |
0 |
T425 |
46505 |
0 |
0 |
0 |
T426 |
20814 |
0 |
0 |
0 |
T427 |
22554 |
0 |
0 |
0 |
T428 |
60645 |
0 |
0 |
0 |
T429 |
185287 |
0 |
0 |
0 |
T430 |
16671 |
0 |
0 |
0 |
T431 |
19987 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307984 |
1142295 |
0 |
0 |
T1 |
4750 |
3966 |
0 |
0 |
T2 |
4388 |
3604 |
0 |
0 |
T3 |
1080 |
917 |
0 |
0 |
T29 |
696 |
534 |
0 |
0 |
T36 |
576 |
414 |
0 |
0 |
T46 |
623 |
461 |
0 |
0 |
T59 |
537 |
373 |
0 |
0 |
T64 |
768 |
605 |
0 |
0 |
T65 |
414 |
250 |
0 |
0 |
T82 |
443 |
279 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
2 |
0 |
0 |
T52 |
396537 |
1 |
0 |
0 |
T54 |
0 |
1 |
0 |
0 |
T406 |
548451 |
0 |
0 |
0 |
T424 |
38954 |
0 |
0 |
0 |
T425 |
46505 |
0 |
0 |
0 |
T426 |
20814 |
0 |
0 |
0 |
T427 |
22554 |
0 |
0 |
0 |
T428 |
60645 |
0 |
0 |
0 |
T429 |
185287 |
0 |
0 |
0 |
T430 |
16671 |
0 |
0 |
0 |
T431 |
19987 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
102429232 |
0 |
0 |
T1 |
209694 |
206737 |
0 |
0 |
T2 |
210156 |
206719 |
0 |
0 |
T3 |
37181 |
36640 |
0 |
0 |
T29 |
57976 |
57250 |
0 |
0 |
T36 |
34959 |
34605 |
0 |
0 |
T46 |
48353 |
47854 |
0 |
0 |
T59 |
41814 |
40952 |
0 |
0 |
T64 |
57581 |
56958 |
0 |
0 |
T65 |
23184 |
22680 |
0 |
0 |
T82 |
28908 |
28338 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T47,T48,T53 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T47,T48,T53 |
1 | 1 | Covered | T47,T48,T53 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T47,T48,T53 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T47,T48,T53 |
1 | 1 | Covered | T47,T48,T53 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T47,T48,T53 |
0 |
0 |
1 |
Covered |
T47,T48,T53 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T47,T48,T53 |
0 |
0 |
1 |
Covered |
T47,T48,T53 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_5_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
4601 |
0 |
0 |
T21 |
150628 |
0 |
0 |
0 |
T47 |
149569 |
276 |
0 |
0 |
T48 |
0 |
349 |
0 |
0 |
T52 |
0 |
249 |
0 |
0 |
T53 |
0 |
796 |
0 |
0 |
T57 |
0 |
787 |
0 |
0 |
T63 |
0 |
335 |
0 |
0 |
T102 |
0 |
248 |
0 |
0 |
T103 |
0 |
252 |
0 |
0 |
T104 |
0 |
264 |
0 |
0 |
T105 |
19911 |
0 |
0 |
0 |
T106 |
112166 |
0 |
0 |
0 |
T107 |
48761 |
0 |
0 |
0 |
T108 |
277184 |
0 |
0 |
0 |
T109 |
139675 |
0 |
0 |
0 |
T110 |
55820 |
0 |
0 |
0 |
T111 |
98334 |
0 |
0 |
0 |
T112 |
57344 |
0 |
0 |
0 |
T419 |
0 |
567 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307984 |
1142295 |
0 |
0 |
T1 |
4750 |
3966 |
0 |
0 |
T2 |
4388 |
3604 |
0 |
0 |
T3 |
1080 |
917 |
0 |
0 |
T29 |
696 |
534 |
0 |
0 |
T36 |
576 |
414 |
0 |
0 |
T46 |
623 |
461 |
0 |
0 |
T59 |
537 |
373 |
0 |
0 |
T64 |
768 |
605 |
0 |
0 |
T65 |
414 |
250 |
0 |
0 |
T82 |
443 |
279 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
14 |
0 |
0 |
T21 |
150628 |
0 |
0 |
0 |
T47 |
149569 |
1 |
0 |
0 |
T48 |
0 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T53 |
0 |
2 |
0 |
0 |
T57 |
0 |
2 |
0 |
0 |
T63 |
0 |
1 |
0 |
0 |
T102 |
0 |
1 |
0 |
0 |
T103 |
0 |
1 |
0 |
0 |
T104 |
0 |
1 |
0 |
0 |
T105 |
19911 |
0 |
0 |
0 |
T106 |
112166 |
0 |
0 |
0 |
T107 |
48761 |
0 |
0 |
0 |
T108 |
277184 |
0 |
0 |
0 |
T109 |
139675 |
0 |
0 |
0 |
T110 |
55820 |
0 |
0 |
0 |
T111 |
98334 |
0 |
0 |
0 |
T112 |
57344 |
0 |
0 |
0 |
T419 |
0 |
2 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
102429232 |
0 |
0 |
T1 |
209694 |
206737 |
0 |
0 |
T2 |
210156 |
206719 |
0 |
0 |
T3 |
37181 |
36640 |
0 |
0 |
T29 |
57976 |
57250 |
0 |
0 |
T36 |
34959 |
34605 |
0 |
0 |
T46 |
48353 |
47854 |
0 |
0 |
T59 |
41814 |
40952 |
0 |
0 |
T64 |
57581 |
56958 |
0 |
0 |
T65 |
23184 |
22680 |
0 |
0 |
T82 |
28908 |
28338 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T52 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T52 |
1 | 1 | Covered | T52 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T52 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T52 |
1 | 1 | Covered | T52 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T52 |
0 |
0 |
1 |
Covered |
T52 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T52 |
0 |
0 |
1 |
Covered |
T52 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_6_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
301 |
0 |
0 |
T52 |
396537 |
301 |
0 |
0 |
T406 |
548451 |
0 |
0 |
0 |
T424 |
38954 |
0 |
0 |
0 |
T425 |
46505 |
0 |
0 |
0 |
T426 |
20814 |
0 |
0 |
0 |
T427 |
22554 |
0 |
0 |
0 |
T428 |
60645 |
0 |
0 |
0 |
T429 |
185287 |
0 |
0 |
0 |
T430 |
16671 |
0 |
0 |
0 |
T431 |
19987 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307984 |
1142295 |
0 |
0 |
T1 |
4750 |
3966 |
0 |
0 |
T2 |
4388 |
3604 |
0 |
0 |
T3 |
1080 |
917 |
0 |
0 |
T29 |
696 |
534 |
0 |
0 |
T36 |
576 |
414 |
0 |
0 |
T46 |
623 |
461 |
0 |
0 |
T59 |
537 |
373 |
0 |
0 |
T64 |
768 |
605 |
0 |
0 |
T65 |
414 |
250 |
0 |
0 |
T82 |
443 |
279 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
1 |
0 |
0 |
T52 |
396537 |
1 |
0 |
0 |
T406 |
548451 |
0 |
0 |
0 |
T424 |
38954 |
0 |
0 |
0 |
T425 |
46505 |
0 |
0 |
0 |
T426 |
20814 |
0 |
0 |
0 |
T427 |
22554 |
0 |
0 |
0 |
T428 |
60645 |
0 |
0 |
0 |
T429 |
185287 |
0 |
0 |
0 |
T430 |
16671 |
0 |
0 |
0 |
T431 |
19987 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
102429232 |
0 |
0 |
T1 |
209694 |
206737 |
0 |
0 |
T2 |
210156 |
206719 |
0 |
0 |
T3 |
37181 |
36640 |
0 |
0 |
T29 |
57976 |
57250 |
0 |
0 |
T36 |
34959 |
34605 |
0 |
0 |
T46 |
48353 |
47854 |
0 |
0 |
T59 |
41814 |
40952 |
0 |
0 |
T64 |
57581 |
56958 |
0 |
0 |
T65 |
23184 |
22680 |
0 |
0 |
T82 |
28908 |
28338 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T58,T52 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T58,T52 |
1 | 1 | Covered | T58,T52 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T58,T52 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T58,T52 |
1 | 1 | Covered | T58,T52 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T58,T52 |
0 |
0 |
1 |
Covered |
T58,T52 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T58,T52 |
0 |
0 |
1 |
Covered |
T58,T52 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_7_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
694 |
0 |
0 |
T52 |
0 |
284 |
0 |
0 |
T58 |
22495 |
410 |
0 |
0 |
T113 |
144743 |
0 |
0 |
0 |
T232 |
20104 |
0 |
0 |
0 |
T245 |
83211 |
0 |
0 |
0 |
T432 |
38919 |
0 |
0 |
0 |
T433 |
56166 |
0 |
0 |
0 |
T434 |
48550 |
0 |
0 |
0 |
T435 |
314380 |
0 |
0 |
0 |
T436 |
43415 |
0 |
0 |
0 |
T437 |
54731 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307984 |
1142295 |
0 |
0 |
T1 |
4750 |
3966 |
0 |
0 |
T2 |
4388 |
3604 |
0 |
0 |
T3 |
1080 |
917 |
0 |
0 |
T29 |
696 |
534 |
0 |
0 |
T36 |
576 |
414 |
0 |
0 |
T46 |
623 |
461 |
0 |
0 |
T59 |
537 |
373 |
0 |
0 |
T64 |
768 |
605 |
0 |
0 |
T65 |
414 |
250 |
0 |
0 |
T82 |
443 |
279 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
2 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T58 |
22495 |
1 |
0 |
0 |
T113 |
144743 |
0 |
0 |
0 |
T232 |
20104 |
0 |
0 |
0 |
T245 |
83211 |
0 |
0 |
0 |
T432 |
38919 |
0 |
0 |
0 |
T433 |
56166 |
0 |
0 |
0 |
T434 |
48550 |
0 |
0 |
0 |
T435 |
314380 |
0 |
0 |
0 |
T436 |
43415 |
0 |
0 |
0 |
T437 |
54731 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
102429232 |
0 |
0 |
T1 |
209694 |
206737 |
0 |
0 |
T2 |
210156 |
206719 |
0 |
0 |
T3 |
37181 |
36640 |
0 |
0 |
T29 |
57976 |
57250 |
0 |
0 |
T36 |
34959 |
34605 |
0 |
0 |
T46 |
48353 |
47854 |
0 |
0 |
T59 |
41814 |
40952 |
0 |
0 |
T64 |
57581 |
56958 |
0 |
0 |
T65 |
23184 |
22680 |
0 |
0 |
T82 |
28908 |
28338 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T52 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T52 |
1 | 1 | Covered | T52 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T52 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T52 |
1 | 1 | Covered | T52 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T52 |
0 |
0 |
1 |
Covered |
T52 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T52 |
0 |
0 |
1 |
Covered |
T52 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_0_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
261 |
0 |
0 |
T52 |
396537 |
261 |
0 |
0 |
T406 |
548451 |
0 |
0 |
0 |
T424 |
38954 |
0 |
0 |
0 |
T425 |
46505 |
0 |
0 |
0 |
T426 |
20814 |
0 |
0 |
0 |
T427 |
22554 |
0 |
0 |
0 |
T428 |
60645 |
0 |
0 |
0 |
T429 |
185287 |
0 |
0 |
0 |
T430 |
16671 |
0 |
0 |
0 |
T431 |
19987 |
0 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307984 |
1142295 |
0 |
0 |
T1 |
4750 |
3966 |
0 |
0 |
T2 |
4388 |
3604 |
0 |
0 |
T3 |
1080 |
917 |
0 |
0 |
T29 |
696 |
534 |
0 |
0 |
T36 |
576 |
414 |
0 |
0 |
T46 |
623 |
461 |
0 |
0 |
T59 |
537 |
373 |
0 |
0 |
T64 |
768 |
605 |
0 |
0 |
T65 |
414 |
250 |
0 |
0 |
T82 |
443 |
279 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
1 |
0 |
0 |
T52 |
396537 |
1 |
0 |
0 |
T406 |
548451 |
0 |
0 |
0 |
T424 |
38954 |
0 |
0 |
0 |
T425 |
46505 |
0 |
0 |
0 |
T426 |
20814 |
0 |
0 |
0 |
T427 |
22554 |
0 |
0 |
0 |
T428 |
60645 |
0 |
0 |
0 |
T429 |
185287 |
0 |
0 |
0 |
T430 |
16671 |
0 |
0 |
0 |
T431 |
19987 |
0 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
102429232 |
0 |
0 |
T1 |
209694 |
206737 |
0 |
0 |
T2 |
210156 |
206719 |
0 |
0 |
T3 |
37181 |
36640 |
0 |
0 |
T29 |
57976 |
57250 |
0 |
0 |
T36 |
34959 |
34605 |
0 |
0 |
T46 |
48353 |
47854 |
0 |
0 |
T59 |
41814 |
40952 |
0 |
0 |
T64 |
57581 |
56958 |
0 |
0 |
T65 |
23184 |
22680 |
0 |
0 |
T82 |
28908 |
28338 |
0 |
0 |
Line Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 65 | 1 | 1 | 100.00 |
ALWAYS | 71 | 6 | 6 | 100.00 |
CONT_ASSIGN | 85 | 1 | 1 | 100.00 |
CONT_ASSIGN | 109 | 1 | 1 | 100.00 |
ALWAYS | 115 | 9 | 9 | 100.00 |
CONT_ASSIGN | 150 | 1 | 1 | 100.00 |
CONT_ASSIGN | 155 | 1 | 1 | 100.00 |
CONT_ASSIGN | 156 | 1 | 1 | 100.00 |
CONT_ASSIGN | 200 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
65 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
73 |
1 |
1 |
74 |
1 |
1 |
75 |
1 |
1 |
76 |
1 |
1 |
|
|
|
MISSING_ELSE |
85 |
1 |
1 |
109 |
1 |
1 |
115 |
1 |
1 |
116 |
1 |
1 |
117 |
1 |
1 |
118 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
125 |
1 |
1 |
134 |
1 |
1 |
135 |
1 |
1 |
|
|
|
MISSING_ELSE |
150 |
1 |
1 |
155 |
1 |
1 |
156 |
1 |
1 |
200 |
1 |
1 |
Cond Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Total | Covered | Percent |
Conditions | 11 | 10 | 90.91 |
Logical | 11 | 10 | 90.91 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 65
EXPRESSION (src_we_i | src_re_i)
----1--- ----2---
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T50,T51,T52 |
LINE 109
EXPRESSION (src_busy_q & ((!src_ack)))
-----1---- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T50,T51,T52 |
1 | 1 | Covered | T50,T51,T52 |
LINE 125
EXPRESSION ((src_busy_q && src_ack) || (src_update && ((!busy))))
-----------1----------- ------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Unreachable | |
1 | 0 | Covered | T50,T51,T52 |
LINE 125
SUB-EXPRESSION (src_busy_q && src_ack)
-----1---- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T50,T51,T52 |
1 | 1 | Covered | T50,T51,T52 |
LINE 125
SUB-EXPRESSION (src_update && ((!busy)))
-----1---- ----2----
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
| Line No. | Total | Covered | Percent |
Branches |
|
8 |
8 |
100.00 |
IF |
71 |
4 |
4 |
100.00 |
IF |
115 |
4 |
4 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv' or '../src/lowrisc_prim_subreg_0/rtl/prim_reg_cdc.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 71 if ((!rst_src_ni))
-2-: 73 if (src_req)
-3-: 75 if (src_ack)
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T50,T51,T52 |
0 |
0 |
1 |
Covered |
T50,T51,T52 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 115 if ((!rst_src_ni))
-2-: 118 if (src_req)
-3-: 125 if (((src_busy_q && src_ack) || (src_update && (!busy))))
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T50,T51,T52 |
0 |
0 |
1 |
Covered |
T50,T51,T52 |
0 |
0 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.top_earlgrey.u_pinmux_aon.u_reg.u_wkup_detector_cnt_th_1_cdc
Assertion Details
BusySrcReqChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
1304 |
0 |
0 |
T16 |
38621 |
0 |
0 |
0 |
T50 |
33041 |
284 |
0 |
0 |
T51 |
0 |
294 |
0 |
0 |
T52 |
0 |
357 |
0 |
0 |
T83 |
42852 |
0 |
0 |
0 |
T94 |
55928 |
0 |
0 |
0 |
T95 |
38750 |
0 |
0 |
0 |
T96 |
26980 |
0 |
0 |
0 |
T97 |
25261 |
0 |
0 |
0 |
T332 |
76625 |
0 |
0 |
0 |
T369 |
55927 |
0 |
0 |
0 |
T379 |
80765 |
0 |
0 |
0 |
T420 |
0 |
369 |
0 |
0 |
DstReqKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1307984 |
1142295 |
0 |
0 |
T1 |
4750 |
3966 |
0 |
0 |
T2 |
4388 |
3604 |
0 |
0 |
T3 |
1080 |
917 |
0 |
0 |
T29 |
696 |
534 |
0 |
0 |
T36 |
576 |
414 |
0 |
0 |
T46 |
623 |
461 |
0 |
0 |
T59 |
537 |
373 |
0 |
0 |
T64 |
768 |
605 |
0 |
0 |
T65 |
414 |
250 |
0 |
0 |
T82 |
443 |
279 |
0 |
0 |
SrcAckBusyChk_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
4 |
0 |
0 |
T16 |
38621 |
0 |
0 |
0 |
T50 |
33041 |
1 |
0 |
0 |
T51 |
0 |
1 |
0 |
0 |
T52 |
0 |
1 |
0 |
0 |
T83 |
42852 |
0 |
0 |
0 |
T94 |
55928 |
0 |
0 |
0 |
T95 |
38750 |
0 |
0 |
0 |
T96 |
26980 |
0 |
0 |
0 |
T97 |
25261 |
0 |
0 |
0 |
T332 |
76625 |
0 |
0 |
0 |
T369 |
55927 |
0 |
0 |
0 |
T379 |
80765 |
0 |
0 |
0 |
T420 |
0 |
1 |
0 |
0 |
SrcBusyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103032095 |
102429232 |
0 |
0 |
T1 |
209694 |
206737 |
0 |
0 |
T2 |
210156 |
206719 |
0 |
0 |
T3 |
37181 |
36640 |
0 |
0 |
T29 |
57976 |
57250 |
0 |
0 |
T36 |
34959 |
34605 |
0 |
0 |
T46 |
48353 |
47854 |
0 |
0 |
T59 |
41814 |
40952 |
0 |
0 |
T64 |
57581 |
56958 |
0 |
0 |
T65 |
23184 |
22680 |
0 |
0 |
T82 |
28908 |
28338 |
0 |
0 |